Patent classifications
B81C1/00166
LOW-PARASITIC CAPACITANCE MEMS INERTIAL SENSORS AND RELATED METHODS
Microelectromechanical system (MEMS) inertial sensors exhibiting reduced parasitic capacitance are described. The reduction in the parasitic capacitance may be achieved by forming localized regions of thick dielectric material. These localized regions may be formed inside trenches. Formation of trenches enables an increase in the vertical separation between a sense capacitor and the substrate, thereby reducing the parasitic capacitance in this region. The stationary electrode of the sense capacitor may be placed between the proof mass and the trench. The trench may be filled with a dielectric material. Part of the trench may be filled with air, in some circumstances, thereby further reducing the parasitic capacitance. These MEMS inertial sensors may serve, among other types of inertial sensors, as accelerometers and/or gyroscopes. Fabrication of these trenches may involve lateral oxidation, whereby columns of semiconductor material are oxidized.
PULSE TRAIN EXCITATION FOR CAPACITIVE MICROMACHINED ULTRASONIC TRANSDUCER
Aspects of this disclosure relate to driving a capacitive micromachined ultrasonic transducer (CMUT) with a pulse train of unipolar pulses. The CMUT may be electrically excited with a pulse train of unipolar pulses such that the CMUT operates in a continuous wave mode. In some embodiments, the CMUT may have a contoured electrode.
Pulse train excitation for capacitive micromachined ultrasonic transducer
Aspects of this disclosure relate to driving a capacitive micromachined ultrasonic transducer (CMUT) with a pulse train of unipolar pulses. The CMUT may be electrically excited with a pulse train of unipolar pulses such that the CMUT operates in a continuous wave mode. In some embodiments, the CMUT may have a contoured electrode.
MODIFICATION TO ROUGH POLYSILICON USING ION IMPLANTATION AND SILICIDE
A modification to rough polysilicon using ion implantation and silicide is provided herein. A method can comprise depositing a hard mask on a single crystal silicon, patterning the hard mask, and depositing metal on the single crystal silicon. The method also can comprise forming silicide based on causing the metal to react with exposed silicon of the single crystal silicon. Further, the method can comprise removing unreacted metal and stripping the hard mask from the single crystal silicon. Another method can comprise forming a MEMS layer based on fusion bonding a handle MEMS with a device layer. The method also can comprise implanting rough polysilicon on the device layer. Implanting the rough polysilicon can comprise performing ion implantation of the rough polysilicon. Further, the method can comprise performing high temperature annealing. The high temperature can comprise a temperature in a range between around 700 and 1100 degrees Celsius.
COMB ELECTRODE RELEASE PROCESS FOR MEMS STRUCTURE
An integrated circuit (IC) device includes: a first substrate; a dielectric layer disposed over the first substrate; and a second substrate disposed over the dielectric layer. The second substrate includes anchor regions comprising silicon extending upwards from the dielectric layer, and a series of interdigitated fingers extend from inner sidewalls of the anchor regions. The interdigitated fingers extend generally in parallel with one another in a first direction and have respective finger lengths that extend generally in the first direction. A plurality of peaks comprising silicon is disposed on the dielectric layer directly below the respective interdigitated fingers. The series of interdigitated fingers are cantilevered over the plurality of peaks. A first peak is disposed below a base of a finger and has a first height, and a second peak is disposed below a tip of the finger has a second height less than the first height.
COMB ELECTRODE RELEASE PROCESS FOR MEMS STRUCTURE
An integrated circuit (IC) device includes: a first substrate; a dielectric layer disposed over the first substrate; and a second substrate disposed over the dielectric layer. The second substrate includes anchor regions comprising silicon extending upwards from the dielectric layer, and a series of interdigitated fingers extend from inner sidewalls of the anchor regions. The interdigitated fingers extend generally in parallel with one another in a first direction and have respective finger lengths that extend generally in the first direction. A plurality of peaks comprising silicon is disposed on the dielectric layer directly below the respective interdigitated fingers. The series of interdigitated fingers are cantilevered over the plurality of peaks. A first peak is disposed below a base of a finger and has a first height, and a second peak is disposed below a tip of the finger and has a second height less than the first height.
MEMS and method of manufacturing the same
A MEMS includes a substrate having a cavity, and a moveable element arranged in the cavity, the moveable element including a first electrode, a second electrode and a third electrode that is arranged between the first electrode and the second electrode and is fixed in an electrically insulated manner from the same at discrete areas. The moveable element is configured to perform a movement along a movement direction in a substrate plan in response to an electric potential between the first electrode and the third electrode or in response to an electric potential between the second electrode and the third electrode. A dimension of the third electrode perpendicular to the substrate plane is lower than a dimension of the first electrode and a dimension of the second electrode perpendicular to the substrate plane.
Sensor device and manufacturing method thereof
A sensor device includes a microelectromechanical system (MEMS) force sensor, and a capacitive acceleration sensor. In the method of manufacturing the sensor device, a sensor portion of the MEMS force sensor is prepared over a front surface of a first substrate. The sensor portion includes a piezo-resistive element and a front electrode. A bottom electrode and a first electrode are formed on a back surface of the first substrate. A second substrate having an electrode pad and a second electrode to the bottom of the first substrate are attached such that the bottom electrode is connected to the electrode pad and the first electrode faces the second electrode with a space therebetween.
Pulse train excitation for capacative micromachined ultrasonic transducer
Aspects of this disclosure relate to driving a capacitive micromachined ultrasonic transducer (CMUT) with a pulse train of unipolar pulses. The CMUT may be electrically excited with a pulse train of unipolar pulses such that the CMUT operates in a continuous wave mode. In some embodiments, the CMUT may have a contoured electrode.
Methods for increasing aspect ratios in comb structures
A method comprises: patterning a substrate, including a conductive region, with photoresist exposed by lithography, where the substrate is mounted on a handle substrate; forming a comb structure with conductive fingers on the substrate by at least removing a portion of the conductive region of the substrate; removing the photoresist; forming, one atomic layer at a time, at least one atomic layer of at least one conductor over at least one sidewall of each conductive finger; attaching at least one insulator layer to the comb structure, and the substrate from which the comb structure is formed; and removing the handle substrate.