H10W72/20

Assembly of 2XD module using high density interconnect bridges

Embodiments disclosed herein include electronic package and methods of forming such packages. In an embodiment, an electronic package comprises a mold layer and a first die embedded in the mold layer. In an embodiment, the first die comprises first pads at a first pitch and second pads at a second pitch. In an embodiment, the electronic package further comprises a second die embedded in the mold layer, where the second die comprises third pads at the first pitch and fourth pads at the second pitch. In an embodiment, a bridge die is embedded in the mold layer, and the bridge die electrically couples the second pads to the fourth pads.

Package structure and method for manufacturing the same

A package structure includes a first substrate, a second substrate disposed on the first substrate, a third substrate disposed on the second substrate, and multiple chips mounted on the third substrate. A second coefficient of thermal expansion (CTE) of the second substrate is less than a first CTE of the first substrate. The third substrate includes a first sub-substrate, a second sub-substrate in the same level with the first sub-substrate, a third sub-substrate in the same level with the first sub-substrate. A CTE of the first sub-substrate, a CTE of the second sub-substrate, and a CTE of the third sub-substrate are less than the second CTE of the second substrate.

PRINTED CIRCUIT BOARD AND SEMICONDUCTOR PACKAGE USING THE SAME
20260020153 · 2026-01-15 · ·

Provided is a printed circuit board including a substrate structure having a first surface including a chip mounting region on which a semiconductor chip is mounted and a second surface opposite to the first surface, the second surface having a rectangular shape having a first edge, a second edge, a third edge, and a fourth edge and a first corner, a second corner, a third corner, and a fourth corner formed by the first to fourth edges, and pad patterns disposed on the second surface of the substrate structure, wherein the second surface includes a first region including a region corresponding to the chip mounting region and in contact with the first to fourth edges of the second surface, respectively, and second regions adjacent to the first to fourth corners of the second surface, respectively and spaced apart from each other by the first region, wherein the pad patterns include first pad patterns disposed in the first region and surface-treated with a nickel/gold (Ni/Au) layer, and second pad patterns disposed in the second regions and surface-treated with an organic solderability preservative.

OFFSET INTERPOSERS FOR LARGE-BOTTOM PACKAGES AND LARGE-DIE PACKAGE-ON- PACKAGE STRUCTURES

An offset interposer includes a land side including land-side ball-grid array (BGA) and a package-on-package (POP) side including a POP-side BGA. The land-side BGA includes two adjacent, spaced-apart land-side pads, and the POP-side BGA includes two adjacent, spaced-apart POP-side pads that are coupled to the respective two land-side BGA pads through the offset interposer. The land-side BGA is configured to interface with a first-level interconnect. The POP-side BGA is configured to interface with a POP substrate. Each of the two land-side pads has a different footprint than the respective two POP-side pads.

REDISTRIBUTION LINES WITH PROTECTION LAYERS AND METHOD FORMING SAME

A method includes forming a metal seed layer over a first conductive feature of a wafer, forming a patterned photo resist on the metal seed layer, forming a second conductive feature in an opening in the patterned photo resist, and heating the wafer to generate a gap between the second conductive feature and the patterned photo resist. A protection layer is plated on the second conductive feature. The method further includes removing the patterned photo resist, and etching the metal seed layer.

Method of manufacturing a semiconductor chip including a stress concentration portion
12532783 · 2026-01-20 · ·

A method of manufacturing a semiconductor chip includes forming a first stack by alternately stacking first material layers and second material layers over a semiconductor substrate, forming a first trench penetrating the first stack, and forming a first stress concentration portion by forming a second stack over the first stack.

Chip package structure with heat conductive layer

A chip package structure is provided. The chip package structure includes a substrate. The chip package structure includes a chip over the substrate. The chip package structure includes a first heat conductive layer between the heat-spreading wall structure and the chip. The chip package structure includes a second heat conductive layer over the chip and surrounded by the first heat conductive layer. The chip package structure includes a heat-spreading lid over the substrate and covering the heat-spreading wall structure, the first heat conductive layer, the second heat conductive layer, and the chip. The heat-spreading lid is bonded to the substrate, the heat-spreading wall structure, the first heat conductive layer, and the second heat conductive layer.

Fan-out packaging device using bridge and method of manufacturing fan-out packaging device using bridge
12532792 · 2026-01-20 ·

Disclosed are a fan-out packaging device and a method of manufacturing the fan-out packaging device, and more particularly a fan-out packaging device using a bridge, the fan-out packaging device including a bridge formed at one side of a fan-out package having two or more dies integrated therein, at least one trace formed at the bridge, and a connection terminal formed at an end of the trace, the connection terminal being in contact with a contact terminal of the fan-out package, wherein the different dies integrated in the fan-out package are electrically connected to each other via the bridge.

Semiconductor package

A semiconductor package comprises a base substrate, a first semiconductor chip on the base substrate, a first dam structure which overlaps a corner of the first semiconductor chip from a plan view and is placed on the base substrate and a first fillet layer which is placed vertically between the base substrate and the first semiconductor chip, and vertically between the first dam structure and the first semiconductor chip.

Semiconductor devices and methods of manufacturing semiconductor devices

In one example, an electronic device comprises a substrate comprising a conductive structure and an inner side and an outer side, a first electronic component over the inner side of the substrate and coupled with the conductive structure, a lid over the substrate and the first electronic component and comprising a first hole in the lid, and a thermal interface material between the first electronic component and the lid. The thermal interface material is in the first hole. Other examples and related methods are also disclosed herein.