Patent classifications
H10W72/252
LIGHT-EMITTING DEVICE AND LIGHTING APPARATUS
A light-emitting device includes a substrate and an epitaxial unit. The substrate has a first and a second surface. The substrate is formed on the first surface with a plurality of protrusions. The epitaxial unit includes a first semiconductor layer, an active layer, and a second semiconductor layer that are sequentially disposed on the first surface of the substrate. The first surface of the substrate has a first area that is not covered by the epitaxial unit, and a second area this is covered by the epitaxial unit. A height difference (h2) between the first area and the second area is no greater than 1 m. A display apparatus and a lighting apparatus are also disclosed.
ELECTRICAL INTERCONNECTS FOR PACKAGES CONTAINING PHOTONIC INTEGRATED CIRCUITS
A semiconductor chip includes: a photonic integrated circuit (PIC) comprising an active component electrically connected to a first landing pad at a surface of the PIC, wherein the first landing pad is configured to receive a copper pillar, which, when installed, provides at least a portion of a first electrical interconnect between the active photonic component and a second integrated circuit to be stacked on the surface of the PIC, and wherein, when viewed from above the PIC towards the PIC, a center of the active photonic component on the PIC is offset from a nearest edge of the first landing pad by about a distance less than 10 m.
Semiconductor device and manufacturing method
A semiconductor device of an embodiment includes: a first semiconductor element; a first insulating resin that seals the first semiconductor element; a wiring substrate having a pad; a first wiring that extends from the first semiconductor element toward the wiring substrate, and has a first head portion and a first column portion, the first column portion connected to the first semiconductor element and the first head portion exposed on a surface of the first insulating resin; and a first conductive bonding agent that electrically connects the first head portion of the first wiring and the pad. When a surface of the first head portion facing a side of the first insulating resin is defined as a first surface. A surface of the first insulating resin on a side of the wiring substrate is defined as a second surface. A distance from a surface of the wiring substrate on a side of the first insulating resin to the first surface is defined as a first distance, and a distance from a surface of the wiring substrate on the side of the first insulating resin to the second surface is defined as a second distance. The first distance is shorter than the second distance.
Ultra small molded module integrated with die by module-on-wafer assembly
Embodiments of the invention include molded modules and methods for forming molded modules. According to an embodiment the molded modules may be integrated into an electrical package. Electrical packages according to embodiments of the invention may include a die with a redistribution layer formed on at least one surface. The molded module may be mounted to the die. According to an embodiment, the molded module may include a mold layer and a plurality of components encapsulated within the mold layer. Terminals from each of the components may be substantially coplanar with a surface of the mold layer in order to allow the terminals to be electrically coupled to the redistribution layer on the die. Additional embodiments of the invention may include one or more through mold vias formed in the mold layer to provide power delivery and/or one or more faraday cages around components.
REDISTRIBUTION STRUCTURE AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME
Provided is a redistribution structure having reduced parasitic capacitance. The redistribution structure may include a via layer and a wiring layer disposed on the via layer in a first direction perpendicular to the via layer, the wiring layer including a metal plate and a first insulation pattern configured to penetrate the metal plate in the first direction. An outer side surface of the first insulation pattern may be exposed from a side surface of the metal plate.
Panel-Level Chip Packaging Structure and Method Based on Steel Plate Platform
The present disclosure relates to the field of semiconductor packaging technologies, and in particular, to a panel-level chip packaging structure and method based on a steel plate platform. The packaging structure includes: a steel plate; a gold-nickel layer plated on the steel plate, where the gold-nickel layer is provided with upwardly protruding pins corresponding to a chip; the chip flipped to the corresponding pins; and a molded body coating the corresponding chip and the gold-nickel layer. According to the packaging structure and method of the present disclosure, an overall thickness of a chip-packaged product can be reduced. A wire bonding process and an electroplating process are further omitted, so that the overall thickness of chip packaging can be further reduced. An ultra-thin packaging structure can be implemented, the chip packaging efficiency can further be improved, and a complete-process chip packaging cycle can be shortened.
FLIP-CHIP LIGHT EMITTING DIODE HAVING CONNECTING ELECTRODES WITH MULTIPLE BINDING LAYERS INCLUDING EUTECTIC SYSTEM WITH TIN
A light-emitting device includes a carrier substrate, a flip-chip light-emitting diode (LED) mounted onto the carrier substrate, and an electrode unit disposed between the carrier substrate and the flip-chip LED. The electrode unit includes first and second connecting electrodes that have opposite conductivity. Each of the first and second connecting electrodes includes an intermediate metal layer and a binding layer that are sequentially disposed on the flip-chip LED in such order. The binding layer includes a first portion being adjacent to the carrier substrate and forming an eutectic system with tin, and a second portion located between the first portion and the intermediate metal layer.
Semiconductor Device and Method of Forming SIP Module Absent Substrate
A semiconductor device has a sacrificial substrate and an electrical component disposed over the sacrificial substrate. A bump stop layer is formed within the sacrificial substrate. At least a portion of the bump or terminal of the electrical component is embedded into the sacrificial substrate to contact the bump stop layer. An encapsulant is deposited over the electrical component and sacrificial substrate. A channel is formed through the encapsulant and partially into the sacrificial substrate. The sacrificial substrate is removed to leave a bump or terminal of the electrical component extending out from the encapsulant. A thickness of the semiconductor device is determined by a thickness of the encapsulant and bump extending out from the encapsulant. A portion of the encapsulant can be removed to reduce the thickness of the semiconductor device. A conductive paste can be deposited over the bump or terminal extending out from the encapsulant.
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD FOR SEMICONDUCTOR DEVICE
A semiconductor device comprising a terminal, a semiconductor element and a sealing resin. The semiconductor element is disposed on one side of the terminal in a first direction and electrically connected to the terminal. The sealing resin covers the semiconductor element and a part of the terminal. The sealing resin has a bottom surface disposed on an opposite side to the semiconductor element with respect to the terminal in the first direction. The terminal extends beyond the bottom surface.
FAN-OUT WAFER LEVEL PACKAGING UNIT
A fan-out wafer level packaging (FOWLP) unit which includes a substrate, a first dielectric layer, at least one antenna, at least one die, a second dielectric layer, at least one conductive pillar, a plurality of first conductive circuits, a third dielectric layer, a plurality of second conductive circuits, and an outer protective layer is provided. The first conductive circuits and the second conductive circuits are produced by filling a metal paste into slots and grinding the metal paste. The die is electrically connected with the antenna. The die is electrically connected to the outside through bonding pads around a chip area on a second surface of the die. Thereby the FOWLP unit is formed and problems of the FOWLP module or technology available now generated during manufacturing of the respective conductive circuits including higher manufacturing cost and less environmental benefit can be solved.