H10P30/21

GUARD RING AND CIRCUIT DEVICE

A circuit device includes core circuitry. The circuit device further includes a first plurality of guard rings having a first dopant type, wherein the first plurality of guard rings is around a periphery of the core circuitry. The circuit device further includes a second plurality of guard rings having a second dopant type, wherein the second dopant type is opposite to the first dopant type, and at least one guard ring of the second plurality of guard rings is around a periphery of at least one guard ring of the first plurality of guard rings. Guard rings of the first plurality of guard rings are in a concentric arrangement.

BIPOLAR JUNCTION TRANSISTOR WITH FINFET STRUCTURE

In a method of forming a bipolar junction transistor (BJT) structure, an emitter/base/collector structure is formed, comprising mutually parallel fins with an insulator material disposed between the fins. Each fin of the emitter/base/collector structure has first and second peripheral regions doped with a first doping type on opposite sides of a central region doped with a second doping type opposite the first doping type. The first peripheral regions of the fins are an emitter of the BJT structure, the central regions of the fins are a base of the BJT structure, and the second peripheral regions of the fins are a collector of the BJT structure. Continuous emitter, base, and collector contact strips are epitaxially deposited on the emitter, base, and collector of the BJT structure, respectively.

POWER DEVICE WITH GRADED CHANNEL

A power device includes a silicon carbide substrate. A gate is provided on a first side of the silicon carbide substrate. A graded channel includes a first region having a first dopant concentration and a second region having a second dopant concentration, the second dopant concentration being greater than the first dopant concentration.

Semiconductor Device and Method
20260068303 · 2026-03-05 ·

A semiconductor device including a cap layer and a method for forming the same are disclosed. In an embodiment, a method includes epitaxially growing a first semiconductor layer over an N-well; etching the first semiconductor layer to form a first recess; epitaxially growing a second semiconductor layer filling the first recess; etching the second semiconductor layer, the first semiconductor layer, and the N-well to form a first fin; forming a shallow trench isolation region adjacent the first fin; and forming a cap layer over the first fin, the cap layer contacting the second semiconductor layer, forming the cap layer including performing a pre-clean process to remove a native oxide from exposed surfaces of the second semiconductor layer; performing a sublimation process to produce a first precursor; and performing a deposition process wherein material from the first precursor is deposited on the second semiconductor layer to form the cap layer.

ION IMPLANTATION DEVICE COMPRISING ENERGY FILTER AND ADDITIONAL HEATING ELEMENT
20260066210 · 2026-03-05 · ·

An ion implantation device (20) is provided comprising an energy filter (25) with a structured membrane, wherein the energy filter (25) is heated by absorbed energy from the ion beam, and at least one additional heating element (50a-d, 55a-d, 60, 70) for heating the energy filter (25).

Semiconductor device and method of fabricating a semiconductor device

In an embodiment, a semiconductor device includes a vertical power FET for switching a load current, the power FET including a channel region of a first conductivity type and a first lateral FET and a second lateral FET providing an output stage of gate driver circuitry for driving the power FET. The first lateral FET includes a channel region of the first conductivity type and the second lateral FET includes a channel region of a second conductivity type opposing the first conductivity type. The power FET and the first and second lateral FETs are monolithically integrated into a semiconductor substrate of the first conductivity type and that has a first surface. A drain of the first lateral FET and a source of the second lateral FET are electrically coupled to a gate of the power FET.

Semiconductor device and manufacturing method thereof
12575390 · 2026-03-10 · ·

There is provided a diode including an anode electrode provided on a side of a front surface of a semiconductor substrate, an interlayer dielectric film disposed between the semiconductor substrate and the anode electrode, a first anode region of a first conductivity type provided on the front surface of the semiconductor substrate, a second anode region of a second conductivity type, which is different from the first conductivity type, provided on the front surface of the semiconductor substrate, a first contact hole provided in the interlayer dielectric film, causing the anode electrode to be in Schottky contact with the first anode region, and a second contact hole provided in the interlayer dielectric film and different from the first contact hole, causing the anode electrode to be in ohmic contact with the second anode region.

Semiconductor device including element isolation insulating film having thermal oxide film
12575142 · 2026-03-10 · ·

A semiconductor device includes a semiconductor substrate, a base region, an emitter region, a collector region, and an element isolation insulating film. The semiconductor substrate has a main surface. The base region has a first conductivity type and is disposed in a surface layer of the semiconductor substrate that is close to the main surface. The emitter region has a second conductivity type and is disposed in a surface layer of the base region. The collector region has the second conductivity type and is disposed at a portion in the surface layer of the semiconductor substrate apart from the emitter region. The element isolation insulating film is disposed on the main surface, and has a thermal oxide film being in contact with a junction interface between the base region and the emitter region.

Field effect transistor with selective modified access regions

A transistor device ac includes a semiconductor epitaxial layer structure including a channel layer and a barrier layer on the channel layer, wherein the barrier layer has a higher bandgap than the channel layer, a source contact and a drain contact on the barrier layer, and a gate contact on the barrier layer between source contact and the drain contact. The device further includes a plurality of selective modified access regions at an upper surface of the barrier layer opposite the channel layer. The selective modified access regions include a material having a lower surface barrier height than the barrier layer, and the plurality of selective modified access regions are spaced apart on the barrier layer along a length of the gate contact.

SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
20260075910 · 2026-03-12 ·

The first semiconductor layer includes a first region positioned between field plate electrodes adjacent to each other in the first direction, a second region positioned between field plate electrodes adjacent to each other in the second direction, and a third region positioned between field plate electrodes adjacent to each other with an intersection part interposed, the intersection part being between the gate electrode extending in the first direction and the gate electrode extending in the second direction. A first-conductivity-type impurity concentration of the first region and a first-conductivity-type impurity concentration of the second region are greater than a first-conductivity-type impurity concentration of the third region.