Patent classifications
H10W74/10
METHOD OF MANUFACTURING SEMICONDUCTOR PACKAGE AND SEMICONDUCTOR PACKAGE
A method of manufacturing a semiconductor package may include disposing, in a lower mold, a substrate strip in which a plurality of semiconductor chips are arranged in a horizontal direction, providing, in an upper mold, a release film to which a first encapsulant is attached, allowing the upper mold and the lower mold to be proximate to each other such that a first encapsulant is adjacent to an upper surface of each of the plurality of semiconductor chips, injecting a second encapsulant into a space between the upper mold and the lower mold, heating the first encapsulant and the second encapsulant to form a molded structure including a first encapsulating layer and a second encapsulating layer, allowing the upper mold and the lower mold to be spaced from each other such that the molded structure is separated from the release film, and cutting the molded structure.
Package structure with at least two dies and at least one spacer
A package structure includes a leadframe, at least two dies, at least one spacer and a plastic package material. The leadframe includes a die pad. The dies are disposed on the die pad of the leadframe. The spacer is disposed between at least one of the dies and the die pad. The plastic package material is disposed on the leadframe, and covers the dies. A first minimum spacing distance is between one of a plurality of edges of the spacer and one of a plurality of edges of the die pad, a second minimum spacing distance is between one of a plurality of edges of the dies and one of the edges of the die pad, and the first minimum spacing distance is larger than the second minimum spacing distance.
Ultra small molded module integrated with die by module-on-wafer assembly
Embodiments of the invention include molded modules and methods for forming molded modules. According to an embodiment the molded modules may be integrated into an electrical package. Electrical packages according to embodiments of the invention may include a die with a redistribution layer formed on at least one surface. The molded module may be mounted to the die. According to an embodiment, the molded module may include a mold layer and a plurality of components encapsulated within the mold layer. Terminals from each of the components may be substantially coplanar with a surface of the mold layer in order to allow the terminals to be electrically coupled to the redistribution layer on the die. Additional embodiments of the invention may include one or more through mold vias formed in the mold layer to provide power delivery and/or one or more faraday cages around components.
INTEGRATED CIRCUIT DEVICE HAVING A TWO-PHASE THERMAL MANAGEMENT DEVICE
Various aspects of the present disclosure generally relate to an integrated circuit device, such as a packaged integrated circuit device. In some aspects, an integrated circuit device includes a semiconductor die and a lid thermally coupled to the semiconductor die. The lid includes a two-phase thermal management device. The integrated circuit device also includes an interface layer in contact with the semiconductor die and the lid.
SEMICONDUCTOR PACKAGE AND MANUFACTURING METHOD THEREOF
Provided is a semiconductor package including a first semiconductor chip; a plurality of lower first conductive posts on the first semiconductor chip; a second semiconductor chip offset-stacked on the first semiconductor chip; a plurality of lower second conductive posts on the second semiconductor chip; a first molding layer around the first semiconductor chip, and the second semiconductor chip; a third adhesive layer on an upper surface of the first molding layer; a plurality of upper first conductive posts on the plurality of lower first conductive posts; a plurality of upper second conductive posts on the plurality of lower second conductive posts; a third semiconductor chip on the third adhesive layer; a plurality of third conductive posts on the third semiconductor chip; a second molding layer on the third adhesive layer; and a redistribution structure on the second molding layer.
SEMICONDUCTOR PACKAGE
The semiconductor package includes a lower package including a lower package substrate and a lower semiconductor device disposed on the lower package substrate, and an upper package including an upper package substrate disposed on the lower package in a first direction and an upper semiconductor device disposed on the upper package substrate, and the upper package substrate includes a wiring structure on which the upper semiconductor device is mounted, and a heat sink disposed so that at least a portion overlaps the wiring structure in at least one of the first direction and a second direction perpendicular to the first direction and including a heat radiation pattern, wherein the heat radiation pattern comprises an insulator and a heat radiator in a repeated alternating pattern and wherein the lower semiconductor device overlaps at least a portion of the wiring structure and the portion of the heat sink in the first direction.
REDISTRIBUTION STRUCTURE AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME
Provided is a redistribution structure having reduced parasitic capacitance. The redistribution structure may include a via layer and a wiring layer disposed on the via layer in a first direction perpendicular to the via layer, the wiring layer including a metal plate and a first insulation pattern configured to penetrate the metal plate in the first direction. An outer side surface of the first insulation pattern may be exposed from a side surface of the metal plate.
Embedded Package with Shielding Pad
A semiconductor package includes a laminate package substrate, first and second power transistor dies embedded within the laminate package substrate, a driver die embedded within the laminate package substrate, a plurality of I/O routings electrically connected with I/O terminals of the driver die, a switching signal pad electrically connected with a second load terminal of the first power transistor die and a first load terminal of the second power transistor die, and a shielding pad that is configured to electrically shield at least one of the I/O routings from the switching signal pad during operation of the first and second power transistor dies, wherein the shielding pad is exposed from the electrically insulating layer.
Semiconductor device package and a method of manufacturing the same
A semiconductor device package comprises a semiconductor device, a first encapsulant surrounding the semiconductor device, a second encapsulant covering the semiconductor device and the first encapsulant, and a redistribution layer extending through the second encapsulant and electrically connected to the semiconductor device.
Thermal management in integrated circuit using phononic bandgap structure
An encapsulated integrated circuit includes an integrated circuit (IC) die. An encapsulation material encapsulates the IC die. Within the encapsulation material, a phononic bandgap structure is configured to have a phononic bandgap with a frequency range approximately equal to a range of frequencies of thermal phonons produced by the IC die when the IC die is operating.