H10W72/367

Heterogenous Thermal Interface Material
20260011677 · 2026-01-08 ·

A chip package assembly includes a first high-power chip, a second low-power chip, a thermal cooling device and a heterogeneous thermal interface material (HTIM). The thermal cooling device may overlie the first chip and the second chip. The HTIM includes a first thermal interface material (TIM) and a second TIM. The first TIM overlies the first chip, and the second TIM overlies the second chip. The first TIM includes a material that has a first thermal conductivity and a first modulus of elasticity. The first TIM can reflow when the first die reaches a first TIM reflow temperature. The second TIM comprises at least a polymer material. The second TIM has a second modulus of elasticity that is greater than the first modulus of elasticity and a second thermal conductivity that is less than the first thermal conductivity.

Integrated circuit package and method

A device package includes a first die directly bonded to a second die at an interface, wherein the interface comprises a conductor-to-conductor bond. The device package further includes an encapsulant surrounding the first die and the second die and a plurality of through vias extending through the encapsulant. The plurality of through vias are disposed adjacent the first die and the second die. The device package further includes a plurality of thermal vias extending through the encapsulant and a redistribution structure electrically connected to the first die, the second die, and the plurality of through vias. The plurality of thermal vias is disposed on a surface of the second die and adjacent the first die.

Display device
12581812 · 2026-03-17 · ·

A display device with high operation stability is provided. The display device comprises a first substrate, a second substrate, and a conductive fluid. The first substrate has a first insulating plate and a switching element. The switching element is formed on the first insulating plate. The second substrate has a second insulating plate, a first electrode, a light-emitting layer, and a second electrode. The second insulating plate faces the first insulating plate. The first electrode is formed on the second insulating plate. The light-emitting layer is formed on the first electrode. The second electrode is formed on the light-emitting layer. The second electrode faces the switching element. The conductive fluid is disposed between the first substrate and the second substrate. The conductive fluid electrically connects the switching element and the second electrode.

SEMICONDUCTOR PACKAGE
20260083007 · 2026-03-19 ·

A semiconductor package may include a package substrate including first and second surfaces, which are opposite to each other, a first semiconductor chip on the first surface, a first mold layer on the first surface of the package substrate and top and side surfaces of the first semiconductor chip, a second semiconductor chip and a third semiconductor chip stacked on the second surface, a second mold layer on the second surface of the package substrate, bottom and side surfaces of the second semiconductor chip, and bottom and side surfaces of the third semiconductor chip, a vertical conductive pillar provided to penetrate the second mold layer in a vertical direction and horizontally spaced apart from the second and third semiconductor chips, and connection terminals between a bottom surface of the first semiconductor chip and the first surface. The vertical conductive pillar may be placed on the second surface.