H10P95/06

Semiconductor structure including devices with different channel lengths, and method for manufacturing the same

A method for manufacturing a semiconductor structure includes: forming an interconnect level structure having a first device region, a first side region aside the first device region, a second device region and a second side region aside the second device region; forming a dielectric layer over the interconnect structure, the dielectric layer including a first dielectric portion, a second dielectric portion, a first patterned portion and a second patterned portion that are respectively formed over the first device region, the second device region, the first side region, and the second side region, the first patterned portion and the second patterned portion being formed with different patterns; performing a planarization process on the dielectric layer; forming first recesses and second recesses respectively in the planarized first dielectric portion and the planarized second dielectric portion; and forming contact portion respectively in the first recesses and the second recesses.

SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME

A method for fabricating a semiconductor device includes the steps of first forming a first inter-metal dielectric ((IMD) layer on the substrate and a first metal interconnection in the first IMD layer, forming a bonding pad on the first IMD layer, forming a passivation layer on the bonding pad, removing part of the passivation layer to expose the bonding pad, performing a chip probing test on the bonding pad, removing the bonding pad to form a recess, forming a dielectric layer to fill the recess completely, and forming a second metal interconnection in the dielectric layer.