H10W20/088

VIAS FOR COBALT-BASED INTERCONNECTS AND METHODS OF FABRICATION THEREOF

Interconnect structures and corresponding techniques for forming the interconnect structures are disclosed herein. An exemplary interconnect structure includes a conductive feature that includes cobalt and a via disposed over the conductive feature. The via includes a first via barrier layer disposed over the conductive feature, a second via barrier layer disposed over the first via barrier layer, and a via bulk layer disposed over the second via barrier layer. The first via barrier layer includes titanium, and the second via barrier layer includes titanium and nitrogen. The via bulk layer can include tungsten and/or cobalt. A capping layer may be disposed over the conductive feature, where the via extends through the capping layer to contact the conductive feature. In some implementations, the capping layer includes cobalt and silicon.

Interconnection structure with anti-adhesion layer

A device comprises a non-insulator structure, a dielectric layer, a metal via, a metal line, and a dielectric structure. The dielectric layer is over the non-insulator structure. The metal via is in a lower portion of the dielectric layer. The metal line is in an upper portion of the dielectric layer. The dielectric structure is embedded in a recessed region in the lower portion of the dielectric layer. The dielectric structure has a tapered top portion interfacing the metal via.

Interconnect with redeposited metal capping and method forming same

A method includes forming a first conductive feature in a first dielectric layer, forming a first metal cap over and contacting the first conductive feature, forming an etch stop layer over the first dielectric layer and the first metal cap, forming a second dielectric layer over the etch stop layer; and etching the second dielectric layer and the etch stop layer to form an opening. The first conductive feature is exposed to the opening. The method further includes selectively depositing a second metal cap at a bottom of the opening, forming an inhibitor film at the bottom of the opening and on the second metal cap, selectively depositing a conductive barrier in the opening, removing the inhibitor film, and filling remaining portions of the opening with a conductive material to form a second conductive feature.

Method of forming semiconductor device using wet etching chemistry

A wet etching chemistry to selectively remove a polymer residue on an opening embedded in a low-k dielectric layer and an underlying stop layer in a process of forming an interconnect structure is provided. The wet etching chemistry includes: two type of organic solvents, wherein a concentration of the two type of organic solvents is greater than or equal to 70%; an Alkali source amine, at least comprising a tertiary amine; an inhibitor; and water. In some embodiment, the wet etching chemistry is free of a peroxide to avoid damage to the WdC hard mask.

Transistor contacts and methods of forming the same

In an embodiment, a device includes: a source/drain region over a semiconductor substrate; a dielectric layer over the source/drain region, the dielectric layer including a first dielectric material; an inter-layer dielectric over the dielectric layer, the inter-layer dielectric including a second dielectric material and an impurity, the second dielectric material different from the first dielectric material, a first portion of the inter-layer dielectric having a first concentration of the impurity, a second portion of the inter-layer dielectric having a second concentration of the impurity, the first concentration less than the second concentration; and a source/drain contact extending through the inter-layer dielectric and the dielectric layer to contact the source/drain region, the first portion of the inter-layer dielectric disposed between the source/drain contact and the second portion of the inter-layer dielectric.

Wirings for semiconductor device arranged at different intervals and having different widths
12568815 · 2026-03-03 · ·

A semiconductor device according to the present embodiment includes a wiring layer including a plurality of wires. The wires include first wires and second wires. Each of the first wires has a first width in a direction substantially parallel to the wiring layer. The second wires are arranged at wider intervals than intervals of the first wires. Each of the second wires includes a first wiring member having a second width larger than the first width, and a second wiring member provided on the first wiring member and having a third width larger than the second width.

PROCESSING STACKED SUBSTRATES
20260068566 · 2026-03-05 ·

Representative implementations provide techniques for processing integrated circuit (IC) dies and related devices, in preparation for stacking and bonding the devices. The disclosed techniques provide removal of processing residue from the device surfaces while protecting the underlying layers. One or more sacrificial layers may be applied to a surface of the device during processing to protect the underlying layers. Processing residue is attached to the sacrificial layers instead of the device, and can be removed with the sacrificial layers.

SEMICONDUCTOR DIE AND METHOD OF MANUFACTURING THE SAME

The disclosure relates to a semiconductor die that includes: a semiconductor body; an insulating layer; and a metallization. A conductor line is formed in the metallization and arranged outside an active area of the semiconductor die. A first contact opening is formed in the insulating layer below the conductor line. The conductor line is electrically connected to the semiconductor body in a first contact area in the first contact opening. The first contact opening is divided along a length extension of the conductor line into a plurality of first contact opening sections. The first contact area is provided with a respective first interruption between neighboring first contact opening sections.