Patent classifications
H10W72/01225
SEMICONDUCTOR PACKAGE AND OPERATING METHOD THEREOF
A semiconductor package including: a semiconductor package comprising a first semiconductor chip which includes a first face and a second face opposite to each other in a first direction, a first insulating layer which is disposed on the first face, and includes vias connected to each connecting pad of the first semiconductor chip, redistribution patterns which are disposed on the first insulating layer, under bump metal layers (UBM) which are respectively disposed on the redistribution patterns, a second insulating layer which covers a part of each of the redistribution patterns, and solder bumps which are respectively disposed on the UBMs, wherein the first insulating layer includes a third face and a fourth face opposite to the third face in the first direction, wherein the third face is adjacent to the first face, and a part of the fourth face does not overlap the second insulating layer in the first direction.
CONNECTOR
The present disclosure relates to an electronic device comprising a wafer comprising a first upper surface having at least one first contact arranged thereon; and at least one die comprising a second upper surface having at least one second contact arranged thereon, and at least one first lateral surface orthogonal to the second upper surface, said first contact being coupled to said second contact by a connector comprising one first conductive pillar formed on said first contact of said wafer; one second conductive pillar formed on said second contact of said die; and at least one conductive ball positioned in contact with at least a first upper portion of said first pillar(s) and in contact with at least one second upper portion of said second pillar(s).
Semiconductor devices and method for forming the same
A method includes forming a transistor over a front side of a substrate, in which the transistor comprises a channel region, a gate region over the channel region, and source/drain regions on opposite sides of the gate region; forming a front-side interconnect structure over the transistor, wherein the front-side interconnect structure includes a dielectric layer and conductive features; and bonding the front-side interconnect structure to a carrier substrate via a bonding layer, in which the bonding layer is between the front-side interconnect structure and the carrier substrate, and the bonding layer has a higher thermal conductivity than the dielectric layer of the front-side interconnect structure.