H01L2224/8136

Fan-out pop stacking process
09754924 · 2017-09-05 · ·

Package on package structures and manners of formation are described. In an embodiment, an array of trenches is formed partially through a fan-out substrate. In an embodiment, a plurality of laterally separate locations thermal interface material is dispensed onto an array of embedded bottom die. In an embodiment a thermal compression tool including an array of cavities corresponding to an array of top packages is brought into contact with the array of top packages and underlying fan-out substrate during PoP joint formation. The fan-out substrate may be secured to a vacuum chuck during several processing operations.

Wafer backside interconnect structure connected to TSVs

An integrated circuit structure includes a semiconductor substrate having a front surface and a back surface; a conductive via passing through the semiconductor substrate; and a metal feature on the back surface of the semiconductor substrate. The metal feature includes a metal pad overlying and contacting the conductive via, and a metal line over the conductive via. The metal line includes a dual damascene structure. The integrated circuit structure further includes a bump overlying the metal line.

PROXIMITY COUPLING OF INTERCONNECT PACKAGING SYSTEMS AND METHODS
20170141096 · 2017-05-18 ·

Proximity coupling interconnect packaging systems and methods. A semiconductor package assembly comprises a substrate, a first semiconductor die disposed adjacent the substrate, and a second semiconductor die stacked over the first semiconductor die. There is at least one proximity coupling interconnect between the first semiconductor die and the second semiconductor die, the proximity coupling interconnect comprising a first conductive pad on the first coupling face on the first semiconductor die and a second conductive pad on a second coupling face of the second semiconductor die, the second conductive pad spaced apart from the first conductive pad by a gap distance and aligned with the first conductive pad. An electrical connector is positioned laterally apart from the proximity coupling interconnect and extends between the second semiconductor die and the substrate, the position of the electrical connector defining the alignment of the first conductive pad and the second conductive pad.

Proximity coupling of interconnect packaging systems and methods
09595513 · 2017-03-14 · ·

Proximity coupling interconnect packaging systems and methods. A semiconductor package assembly comprises a substrate, a first semiconductor die disposed adjacent the substrate, and a second semiconductor die stacked over the first semiconductor die. There is at least one proximity coupling interconnect between the first semiconductor die and the second semiconductor die, the proximity coupling interconnect comprising a first conductive pad on the first coupling face on the first semiconductor die and a second conductive pad on a second coupling face of the second semiconductor die, the second conductive pad spaced apart from the first conductive pad by a gap distance and aligned with the first conductive pad. An electrical connector is positioned laterally apart from the proximity coupling interconnect and extends between the second semiconductor die and the substrate, the position of the electrical connector defining the alignment of the first conductive pad and the second conductive pad.

Wafer Backside Interconnect Structure Connected to TSVs
20170005069 · 2017-01-05 ·

An integrated circuit structure includes a semiconductor substrate having a front surface and a back surface; a conductive via passing through the semiconductor substrate; and a metal feature on the back surface of the semiconductor substrate. The metal feature includes a metal pad overlying and contacting the conductive via, and a metal line over the conductive via. The metal line includes a dual damascene structure. The integrated circuit structure further includes a bump overlying the metal line.

SEMICONDUCTOR DEVICE AND METHOD OF ARRANGING AN INTERFACE OF A SEMICONDUCTOR DEVICE

A semiconductor device including a first semiconductor die and a second semiconductor die is provided. The first semiconductor die includes a first substrate, a first interface circuit and first bonding components. The first bonding components are arranged in a first bond array region and the first interface circuit is arranged inside the first bond array region. The second semiconductor die includes a second substrate, a second interface circuit and second bonding components. The first bonding components are connected to the second bonding components, the first interface circuit and the second interface circuit are located between the first substrate and the second substrate, and the first semiconductor die and the second semiconductor die are interlinked by an 10 interface constructed by the first interface circuit, the first bonding components, the second interface circuit and the second bonding components. A method of arranging an interface of a semiconductor device is also provided herein.