H01L2224/83123

Angle referenced lead frame design

A lead frame with an IC chip pad with an alignment notch. A method of mounting a packaged IC chip on a lead frame at a precise angle by aligning a corner of the packaged IC chip to an alignment notch on the lead frame.

Micro device arrangement in donor substrate
11195741 · 2021-12-07 · ·

This disclosure is related to arranging micro devices in the donor substrate by either patterning or population so that there is no interfering with unwanted pads and the non-interfering area in the donor substrate is maximized. This enables to transfer the devices to receiver substrate with fewer steps.

Device and method for positioning first object in relation to second object
11139193 · 2021-10-05 · ·

This mounting device (100) comprises: a base (10) that moves linearly in relation to a substrate (16); a bonding head (20) that is attached to the base (10); a camera (25) that is attached to the base (10) and identifies the position of the substrate (16); a linear scale (33) having a plurality of graduations along the movement direction; a bonding head-side encoder head (31); and a camera-side encoder head (32). A control unit (50) causes the base (10) to move to a position where the bonding head-side encoder head (31) detects the position of a graduation. Due to this configuration, positioning accuracy of a semiconductor die (15) in relation to the substrate (16) is improved.

Semiconductor device with a layered protection mechanism and associated systems, devices, and methods
11114415 · 2021-09-07 · ·

A semiconductor device includes a first die; a second die attached over the first die; a metal enclosure directly contacting and extending between the first die and the second die, wherein the first metal enclosure is continuous and encircles a set of one or more internal interconnects, wherein the first metal enclosure is configured to electrically connect to a first voltage level; and a second metal enclosure directly contacting and extending between the first die and the second die, wherein the second metal enclosure is continuous and encircles the first metal enclosure and is configured to electrically connect to a second voltage level; wherein the first metal enclosure and the second metal enclosure are configured to provide an enclosure capacitance encircling the set of one or more internal interconnects for shielding signals on the set of one or more internal interconnects.

Wafer level chip scale package structure

At least one redistribution layer (RDL) is provided on a silicon die. A passivation layer is deposited on the RDL. First openings having a first diameter are etched in the passivation layer where copper posts are to be formed. A seed layer is deposited over the passivation layer and within the openings. A photoresist layer is coated on the seed layer and patterned to form second openings having a second diameter over the first openings larger than the first diameter. Copper is plated on the seed layer to form copper posts filling the second openings. The silicon die is die attached to a metal substrate. A lamination layer is coated over the silicon die and the copper posts. Third openings are formed through the lamination layer to the copper posts and to metal pads on the metal substrate. Metal vias are formed in the third openings.

POST BOND INSPECTION OF DEVICES FOR PANEL PACKAGING
20210118841 · 2021-04-22 ·

Panel level packaging (PLP) with high accuracy and high scalability is disclosed. The PLP includes dies bonded face down onto an alignment carrier configured with die bond regions. Pre-bond and post bond inspection are performed at the carrier level to ensure accurate bonding of the dies to the carrier.

Micro device arrangement in donor substrate
11854783 · 2023-12-26 · ·

This disclosure is related to arranging micro devices in the donor substrate by either patterning or population so that there is no interfering with unwanted pads and the non-interfering area in the donor substrate is maximized. This enables to transfer the devices to receiver substrate with fewer steps.

High reliability wafer level semiconductor packaging

Implementations of semiconductor packages may include: a semiconductor wafer, a glass lid fixedly coupled to a first side of the semiconductor die by an adhesive, a redistribution layer coupled to a second side of the semiconductor die, and a plurality of ball mounts coupled to the redistribution layer on a side of the redistribution layer coupled to the semiconductor die. The adhesive may be located in a trench around a perimeter of the semiconductor die and located in a corresponding trench around a perimeter of the glass lid.

DEVICE AND METHOD FOR POSITIONING FIRST OBJECT IN RELATION TO SECOND OBJECT
20200251369 · 2020-08-06 · ·

This mounting device (100) comprises: a base (10) that moves linearly in relation to a substrate (16); a bonding head (20) that is attached to the base (10); a camera (25) that is attached to the base (10) and identifies the position of the substrate (16); a linear scale (33) having a plurality of graduations along the movement direction; a bonding head-side encoder head (31); and a camera-side encoder head (32). A control unit (50) causes the base (10) to move to a position where the bonding head-side encoder head (31) detects the position of a graduation. Due to this configuration, positioning accuracy of a semiconductor die (15) in relation to the substrate (16) is improved.

SEMICONDUCTOR DEVICE WITH A LAYERED PROTECTION MECHANISM AND ASSOCIATED SYSTEMS, DEVICES, AND METHODS
20200219851 · 2020-07-09 ·

A semiconductor device includes a first die; a second die attached over the first die; a metal enclosure directly contacting and extending between the first die and the second die, wherein the first metal enclosure is continuous and encircles a set of one or more internal interconnects, wherein the first metal enclosure is configured to electrically connect to a first voltage level; and a second metal enclosure directly contacting and extending between the first die and the second die, wherein the second metal enclosure is continuous and encircles the first metal enclosure and is configured to electrically connect to a second voltage level; wherein the first metal enclosure and the second metal enclosure are configured to provide an enclosure capacitance encircling the set of one or more internal interconnects for shielding signals on the set of one or more internal interconnects.