Patent classifications
H01L2225/06575
SEMICONDUCTOR PACKAGE
A semiconductor package according to the inventive concept includes a first semiconductor chip configured to include a first semiconductor device, a first semiconductor substrate, a plurality of through electrodes penetrating the first semiconductor substrate, and a plurality of first chip connection pads arranged on an upper surface of the first semiconductor substrate; a plurality of second semiconductor chips sequentially stacked on an upper surface of the first semiconductor chip and configured to each include a second semiconductor substrate, a second semiconductor device controlled by the first semiconductor chip, and a plurality of second chip connection pads arranged on an upper surface of the second semiconductor substrate; a plurality of bonding wires configured to connect the plurality of first chip connection pads to the plurality of second chip connection pads; and a plurality of external connection terminals arranged on a lower surface of the first semiconductor chip.
Electronic device package
Electronic device package technology is disclosed. An electronic device package in accordance with the present disclosure can include a substrate, a plurality of electronic components in a stacked relationship, and an encapsulant material encapsulating the electronic components. Each of the electronic components can be electrically coupled to the substrate via a wire bond connection and spaced apart from an adjacent electronic component to provide clearance for the wire bond connection. The encapsulant can be disposed between center portions of adjacent electronic components. Associated systems and methods are also disclosed.
Electronic package with stud bump electrical connections
An electronic package and method includes a substrate including a plurality of pads on a major surface. An electronic component including a plurality of pads on a major surface facing the major surface of the substrate. A stud bump electrically couples one of the plurality of pads of the substrate to one of the plurality of pads of the electronic component.
Semiconductor device having a resin layer sealing a plurality of semiconductor chips stacked on first semiconductor chips
A semiconductor device of an embodiment includes: a wiring board; a semiconductor chip mounted on the wiring board; and a resin-containing layer bonded on the wiring board so as to fix the semiconductor chip to the wiring board. The resin-containing layer contains a resin-containing material having a breaking strength of 15 MPa or more at 125° C.
Vertical bond-wire stacked chip-scale package with application-specific integrated circuit die on stack, and methods of making same
A system in package includes a memory-die stack in memory module that is stacked vertically with respect to a processor die. Each memory die in the memory-die stack includes a vertical bond wire that emerges from a matrix for connection. Some configurations include the vertical bond wire emerging orthogonally beginning from a bond-wire pad. The matrix encloses the memory-die stack, the spacer, and at least a portion of the processor die.
Semiconductor device
According to one embodiment, a semiconductor device includes a substrate, first stacked components, second stacked components, and a coating resin. The first stacked components include first chips and are stacked on a surface of the substrate. The second stacked components include second chips and are stacked on the surface. The coating resin covers the surface, the first stacked components, and the second stacked components. A first top surface of a second farthest one of the first chips away from the surface differs in position in a first direction from a second top surface of second farthest one of the second chips away from the surface.
Semiconductor device
A semiconductor device includes: a multilayer wiring substrate including a plurality of wiring layers; a first semiconductor chip disposed on the wiring substrate; and a bonding layer bonding the first semiconductor chip to the wiring substrate. A trace formed on the wiring substrate includes a first trace width portion and a second trace width portion, a width of the first trace width portion being greater than the second trace width portion.
SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE MANUFACTURING METHOD
A semiconductor device includes: a substrate; a first semiconductor chip; a first adhesive layer; a second semiconductor chip; a second adhesive layer; and a spacer. The substrate has a first surface. The first semiconductor chip is provided above the first surface. The first adhesive layer is provided on a lower surface, which is opposed to the substrate, of the first semiconductor chip and contains a plurality of types of resins different in molecular weight. The second semiconductor chip is provided between the substrate and the first adhesive layer. The second adhesive layer covers surroundings of the second semiconductor chip in a view from a normal direction of a first surface, and contains at least one type of the resin lower in molecular weight than the other resins among the plurality of types of resins contained in the first adhesive layer. The spacer covers surroundings of the second adhesive layer in the view from the normal direction of the first surface.
Semiconductor device
A semiconductor device includes a plurality of semiconductor chips disposed in a vertical form through a spacer, in which a shield layer having a thickness such that an electromagnetic field radiation generated from a generation source of the semiconductor chip can sufficiently be absorbed is disposed between the semiconductor chips.
METHOD FOR FABRICATING A SEMICONDUCTOR DEVICE
A method for fabricating a semiconductor device includes forming a mold structure on a substrate, the mold structure including inter-electrode insulating films and sacrificial films alternately and repeatedly stacked in a first direction, forming a channel hole which penetrates the mold structure in the first direction, forming a vertical channel structure inside the channel hole, removing the sacrificial films to form trenches which expose the vertical channel structure, the trenches extending in a second direction perpendicular to the first direction, and forming metallic lines which fill the trenches, respectively, each of the metallic lines being formed as a single layer, using a wet deposition process.