Patent classifications
H10B12/482
SELECTIVE SILICIDE DEPOSITION FOR 3-D DRAM
Described are memory devices having a metal silicide, resulting in a low resistance contact. Methods of forming a memory device are described. The methods include forming a metal silicide layer on a semiconductor material layer on a memory stack, the semiconductor material layer having a capacitor side and a bit line side. A capacitor is then formed on the capacitor side of the metal silicide layer, and a bit line is formed on the bit line side of the metal silicide layer.
SEMICONDUCTOR DEVICE
A semiconductor device may include a substrate including a cell region, a peripheral region, and a boundary region between the cell region and the peripheral region, bit lines provided on the cell region and extended in a first direction parallel to a top surface of the substrate, bit line capping patterns provided on the bit lines, and a boundary pattern provided on the boundary region. End portions of the bit lines may be in contact with a first interface of the boundary pattern, and the bit line capping patterns may include the same material as the boundary pattern.
CONDUCTIVE LAYERS IN MEMORY ARRAY REGION AND METHODS FOR FORMING THE SAME
Apparatuses and methods for manufacturing semiconductor memory devices are described. An example method includes: forming a plurality of capacitor contacts on a substrate; forming a dielectric layer on the plurality of capacitor contacts; removing portions of the dielectric layer to form a plurality of openings in the dielectric layer; exposing the plurality of capacitor contacts at bottoms of the plurality of the corresponding openings; and depositing conductive material to form a plurality of interconnects in the plurality of corresponding openings.
Transistors, memory arrays, and methods used in forming an array of memory cells individually comprising a transistor
A method used in forming an array of memory cells comprises forming lines of top-source/drain-region material, bottom-source/drain-region material, and channel-region material vertically there-between in rows in a first direction. The lines are spaced from one another in a second direction. The top-source/drain-region material, bottom-source/drain-region material, and channel-region material have respective opposing sides. The channel-region material on its opposing sides is laterally recessed in the second direction relative to the top-source/drain-region material and the bottom-source/drain-region material on their opposing sides to form a pair of lateral recesses in the opposing sides of the channel-region material in individual of the rows. After the pair of lateral recesses are formed, the lines of the top-source/drain-region material, the channel-region material, and the bottom-source/drain-region material are patterned in the second direction to comprise pillars of individual transistors. Rows of wordlines are formed in the first direction that individually are operatively aside the channel-region material of individual of the pillars in the pairs of lateral recesses and that interconnect the transistors in that individual row. Other embodiments, including structure independent of method, are disclosed.
Semiconductor memory device
The invention discloses a semiconductor memory device, which is characterized by comprising a substrate defining a cell region and an adjacent periphery region, a plurality of bit lines are arranged on the substrate and arranged along a first direction, each bit line comprises a conductive part, and the bit line comprises four sidewalls, and a spacer surrounds the four sidewalls of the bit line, the spacer comprises two short spacers covering two ends of the conductive part, two long spacers covering the two long sides of the conductive part, and a plurality of storage node contact isolations located between any two adjacent bit lines, at least a part of the storage node contact isolations cover directly above the spacers. The structure of the invention can improve the electrical isolation effect, preferably avoid leakage current and improve the quality of components.
METHOD OF MANUFACTURING SEMICONDUCTOR STRUCTURE AND SEMICONDUCTOR STRUCTURE
The present disclosure provides a method of manufacturing a semiconductor structure and a semiconductor structure, and relates to the technical field of semiconductors. The method of manufacturing a semiconductor structure includes: providing a base; forming a functional stack on the base, wherein the functional stack includes a first doped layer, a second doped layer and a third doped layer that are stacked sequentially, the first doped layer is provided on the base, dopant ions in the second doped layer are different from dopant ions in the first doped layer, and the dopant ions in the first doped layer are the same as dopant ions in the third doped layer; and removing a part of the functional stack to form a plurality of active pillars arranged at intervals.
SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF
The present disclosure relates to a semiconductor structure and a manufacturing method thereof. The method includes providing a substrate, where the substrate includes a device region and a peripheral region; and forming a bit line structure in the device region, and forming a transistor structure in the peripheral region, where the transistor structure includes a gate structure, and the bit line structure includes a bit line conductive layer and a bit line protective layer; the gate structure includes a gate oxide layer, a high-k dielectric layer, a gate conductive layer and a gate protective layer; the gate conductive layer and the bit line conductive layer are obtained by patterning a same conductive material layer, and the bit line protective layer and the gate protective layer are obtained by patterning a same protective material layer.
SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING SAME
Provided are a semiconductor structure and a method for forming same. The method includes the following operations. Active areas and first isolation structures disposed at intervals are provided. Second isolation structures located between adjacent active areas are provided, and top surfaces of the second isolation structures are higher than or flush with top surfaces of the active areas. A mask layer are formed, pattern openings of which expose part of the top surfaces of the active areas, and the second isolation structures are located at two opposite sides of part of the active areas. The part of the active areas exposed by the pattern openings and part of the first isolation structures are etched to form intermediate grooves at least exposing part of surfaces of the active areas. Bit line structures are formed, which are electrically connected to top surfaces exposed by the intermediate grooves.
SEMICONDUCTOR MEMORY DEVICE AND METHOD OF FORMING SEMICONDUCTOR DEVICE
The disclosure provides a semiconductor memory device and a method of forming a semiconductor device. The semiconductor memory device includes a substrate and a first pattern. The first pattern is disposed on the substrate and extends along a first direction. The first pattern includes an extension portion and two end portions. The two end portions include a first end pattern and a second end pattern, respectively. The extension portion has a first width. The first end pattern includes an outer widened portion and an inner widened portion. The maximum width of the outer widened portion and the maximum width of the inner widened portion are different from each other, and both are greater than the first width of the extension portion of the first pattern.
BURIED BIT LINE STRUCTURE, METHOD FOR FABRICATING BURIED BIT LINE STRUCTURE, AND MEMORY
Embodiments disclose a buried bit line structure, a method for fabricating the buried bit line structure, and a memory. The buried bit line structure includes: a substrate having a bit line trench; a bit line metal filled in the bit line trench; and a bit line contact filled in the bit line trench and positioned on the bit line metal, where an arc-shaped contact surface is provided between the bit line contact and the bit line metal. By setting a contact surface between the bit line contact and the bit line metal to be the arc-shaped contact surface, a contact area between the bit line contact and the bit line metal is increased, electrical conductivity of the bit line structure is enhanced.