SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
20220045027 · 2022-02-10
Inventors
Cpc classification
H01L2224/29294
ELECTRICITY
H01L2924/00015
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00015
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2224/83192
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/13091
ELECTRICITY
H01L2224/2784
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/3735
ELECTRICITY
International classification
Abstract
A semiconductor device includes an insulation board, an electrode provided on the insulation board, a bonding layer provided on the electrode and made of a sintered body of metal particles having an average particle size of nano-order, and a semiconductor element bonded to the electrode via the bonding layer. A layer thickness of the bonding layer is greater than or equal to 220 μm and less than or equal to 700 μm.
Claims
1. A semiconductor device comprising: an insulation board; an electrode provided on the insulation board; a bonding layer provided on the electrode and made of a sintered body of metal particles having an average particle size of nano-order; and a semiconductor element bonded to the electrode via the bonding layer, wherein a layer thickness of the bonding layer is greater than or equal to 220 μm and less than or equal to 700 μm.
2. The semiconductor device of claim 1, wherein a side surface of the bonding layer has a stair-like step in cross-sectional view.
3. The semiconductor device of claim 1, wherein the bonding layer includes a first bonding layer provided on the electrode, a second bonding layer provided on the first bonding layer, and a third bonding layer provided on the second bonding layer, and a layer thickness of the second bonding layer is larger than a layer thickness of each of the first bonding layer and the third bonding layer.
4. The semiconductor device of claim 3, wherein the layer thickness of the second bonding layer is greater than or equal to 200 μm and less than or equal to 500 μm.
5. The semiconductor device of claim 3, wherein the layer thickness of each of the first bonding layer and the third bonding layer is greater than or equal to 10 μm and less than or equal to 100 μm.
6. The semiconductor device of claim 3, wherein areas of the first bonding layer, the second bonding layer, and the third bonding layer in plane view satisfy the following expression, area of first bonding layer≥area of second bonding layer≥area of third bonding layer.
7. The semiconductor device of claim 6, wherein side surfaces of the first bonding layer, the second bonding layer, and the third bonding layer have stair-like steps in cross-sectional view.
8. The semiconductor device of claim 1, wherein the average particle size of the metal particles is greater than or equal to 10 nm and less than or equal to 100 nm.
9. The semiconductor device of claim 1, wherein a material of the metal particles is Ag.
10. The semiconductor device of claim 1, wherein a material of the electrode is Cu or Al.
11. The semiconductor device of claim 1, wherein a metal layer including a material different from a metal material of the electrode is provided on the electrode, and the material of the metal layer is any of Au, Pt, Pd, Ag, Cu, Ti and Ni.
12. The semiconductor device of claim 1, wherein a material of the semiconductor element is any of silicon carbide, gallium nitride, gallium arsenide and diamond.
13. A method of manufacturing a semiconductor device, comprising: printing a first sinter bonding material containing metal nanoparticles on an electrode bonded to an insulation board; placing a second bonding layer made of a sintered body of metal particles having an average particle size of nano-order on the first sinter bonding material; printing a third sinter bonding material containing metal nanoparticles on the second bonding layer; placing a semiconductor element on the third sinter bonding material; and sintering the first sinter bonding material and the third sinter bonding material by heating while pressurizing after the semiconductor element is placed, forming a sinter bonding layer including the second bonding layer, and then bonding the electrode and the semiconductor element via the sinter bonding layer.
14. The method of manufacturing the semiconductor device of claim 13, wherein the second bonding layer is prepared in advance by a method including: preparing a support base; applying a first mold release agent on the support base and drying; applying a second mold release agent on the first mold release agent and drying; printing a second sinter bonding material containing metal nanoparticles on the second mold release agent; forming a second bonding layer by heating and sintering the second sinter bonding material; and releasing the second bonding layer from the support base.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
DETAILED DESCRIPTION
[0033] In the semiconductor device according to an exemplary embodiment of the present disclosure, since a layer thickness of a bonding layer made of a sintered body of metal particles having an average particle size of nano-order is thicker than that in the related art, even when used in a high temperature environment, cracks that may occur in the bonding layer can be suppressed and bonding reliability can be improved.
[0034] In the semiconductor device in the related art disclosed in Japanese Patent Unexamined Publication NO. 2007-214340 and Japanese Patent Unexamined Publication NO. 2012-124497, for example, due to the thermal stress of the electrode and bonding layer of the circuit board caused by the repetition of the high temperature such as 175° C. to 300° C. and the low temperature, in some cases, the cracks occur in the bonding layer and the good bonding reliability cannot be obtained.
[0035] In the semiconductor device in the related art disclosed in Japanese Patent NO. 6632686, by intentionally generating the cracks at local locations, the stress applied to the entire bonding layer is relaxed. However, the presence of the cracks causes crack growth, and good bonding reliability may not be obtained in some cases.
[0036] The present disclosure is made to solve the problems described above, and has an object of providing a semiconductor device having good reliability of bonding layer and a method of manufacturing the semiconductor device in the sintering bonding technology using the metal nanoparticles.
[0037] As in the technologies in the related art disclosed in Japanese Patent Unexamined Publication NO. 2007-214340, Japanese Patent Unexamined Publication NO. 2012-124497, and Japanese Patent NO. 6632686, it was difficult to obtain a bonding layer of which the layer thickness is thick by simply printing the sinter bonding material containing the metal nanoparticles on the electrode and heating. This is because, if the sinter bonding material contains the metal nanoparticles, even if a metal mask is disposed on the electrode and the sinter bonding material is printed thickly as described later, when the metal mask is removed after heating, the formed bonding layer hangs outward.
[0038] In view of the above circumstances, the present inventors have performed diligent studies and completed a semiconductor device in which the layer thickness of the bonding layer is thicker than that in the related art in the sinter bonding technology using the metal nanoparticles.
[0039] Hereinafter, an exemplary embodiment of the present disclosure will be described with reference to the drawings. However, the semiconductor device in the present disclosure is not limited to the forms in the drawings, and various forms can be adopted without departing from the gist of the present disclosure. The same reference numerals will be given to the same configuration elements, and the description thereof will not be repeated.
[0040]
1. Configuration
[0041] As illustrated in
1-1. Insulation Board
[0042] Insulation board 2 supports electrode 3, electrode 4, bonding layer 5, and semiconductor element 6. As insulation board 2, not particularly limited, but a ceramic board such as silicon nitride or aluminum oxide can be used.
1-2. Electrode
[0043] Electrode 3 is a patterned wiring electrode. Electrode 4 is an electrode provided with a heat radiating member (not illustrated) such as a heat spreader at the bottom. Materials of electrode 3 and electrode 4 are preferably copper (Cu) and aluminum (Al). By using the materials such as copper or aluminum having excellent conductivity, the electrical characteristics of semiconductor device 1 are improved. In addition, plating treatment or sputtering treatment by any of Au, Pt, Pd, Ag, Cu, Ti and Ni may be applied on electrode 3. That is, metal layer 10 different from the metal material of electrode 3 may be provided on electrode 3, and the material of metal layer 10 may be any of Au, Pt, Pd, Ag, Cu, Ti and Ni. As a result, the bonding property between electrode 3 and bonding layer 5 is improved, and it is possible to obtain semiconductor device 1 having excellent bonding reliability even in a high temperature environment. As illustrated in
1-3. Bonding Layer
[0044] Bonding layer (sinter bonding layer) 5 bonds electrode 3 and semiconductor element 6. Bonding layer 5 is formed by sintering and bonding a plurality of metal nanoparticles by printing a sinter bonding material in which metal nanoparticles are dispersed in an organic solvent on electrode 3 heating while pressurizing. As a result, bonding layer 5 is made of a sintered body of metal particles having an average particle size of nano-order.
[0045] The material of the metal particle is preferably Ag. For example, the thermal stress between electrode 3 and bonding layer 5 caused by the repetition of high temperature such as 175 to 300° C. and low temperature can be relaxed, and thus, it is possible to obtain good bonding reliability by sintering a sinter bonding material containing Ag nanoparticles and forming a porous-shaped bonding layer.
[0046] The average particle size of the metal particles is preferably greater than or equal to 10 nm and less than or equal to 100 nm. By reducing the average particle size of the metal particles of the sintered body, a deformability of bonding layer 5 is increased, a sufficient elongation rate can be obtained even in a high temperature environment, and thus, it is possible to obtain a good bonding reliability. On the other hand, when the average particle size of the metal particles of the sintered body is excessively reduced, the sintered bond of the metal particles becomes insufficient, and thus, the bonding strength becomes insufficient. Therefore, the average particle size is preferably greater than or equal to 10 nm. In order to reduce the average particle size of the metal particles, it is necessary to reduce the average particle size of the metal nanoparticles before sintering that are contained in the sinter bonding material used. It is particularly desirable that the average particle size of the metal nanoparticles before sintering is less than or equal to 50 nm. The average particle size of the metal particles can be measured using a device having high magnification and high resolution, such as a scanning electron microscope (SEM) or a transmission electron microscope (TEM). Specifically, for example, any straight line is drawn in an SEM image or in a TEM image, each area of a plurality of metal particles to be crossed by the straight line is obtained, a circle equivalent diameter of each circle is obtained from each area, and then, the sum is calculated. Above calculation is performed for any of the five fields of view, and a total of equal to more than 200 circle-equivalent diameters are calculated. It is preferable that the average particle size of the metal particles is obtained by dividing the sum of the circle equivalent diameters in the five fields of view by the number of metal particles to be measured. Alternatively, the average particle size of the metal particles can also be measured by, for example, an electron backscatter diffraction method (EBSD). In this case, the crystalline grain boundary is defined as a crystal orientation of equal to or greater than 5°, the area of each metal particle is obtained, and then, the circle equivalent diameter is obtained from the area. It is preferable that an average value of the obtained circle equivalent diameters is the average particle size of the metal particles.
[0047] A layer thickness of bonding layer 5 is greater than or equal to 220 μm and less than or equal to 700 μm. Since the layer thickness of bonding layer 5 is greater than or equal to 220 μm, the thermal stress between electrode 3 and bonding layer 5 caused by the repetition of the high temperature such as 175° C. to 300° C. and the low temperature is relaxed, and thus, it is possible to obtain the good bonding reliability. Since the layer thickness of bonding layer 5 is less than or equal to 700 μm, the generation of air bubbles when printing the sinter bonding material or the sagging of the peripheral portion immediately after printing can be prevented, and the stable shape can be maintained, and thus, it is possible to obtain the good bonding reliability. In order to exert the above-described effects more effectively, the layer thickness of bonding layer 5 is preferably greater than or equal to 290 μm, and more preferably greater than or equal to 350 μm. The layer thickness of bonding layer 5 is preferably less than or equal to 520 μm, and more preferably less than or equal to 460 μm.
[0048] The form of bonding layer (sinter bonding layer) 5 is not particularly limited as long as the layer thickness is large and the bonding reliability can be improved. For example, in cross-sectional view, the side surface of bonding layer 5 may have a tapered shape. For example, as illustrated in
[0049] The layer thickness of each of first bonding layer 7 and third bonding layer 9 is preferably greater than or equal to 10 μm and less than or equal to 100 μm, respectively. Since the layer thickness of each of first bonding layer 7 and third bonding layer 9 is greater than or equal to 10 μm respectively, the thermal stress between electrode 3 and bonding layer 5 caused by the repetition of the low temperature and the high temperature in use in a high temperature environment can be relaxed, and thus, it is possible to obtain the good bonding reliability. Since the layer thickness of each of first bonding layer 7 and third bonding layer 9 is less than or equal to 100 μm respectively, at the time of sintering the first sinter bonding material before sintering of first bonding layer 7 and third bonding layer 9 and the third sinter bonding material, the amount of shrinkage of the sintered body is relaxed. As a result, the stress generated between electrode 3 and bonding layer 5 can be relaxed, and a stable shape can be maintained. In order to exert the above-described effects more effectively, the layer thickness of each of first bonding layer 7 and third bonding layer 9 is more preferably greater than or equal to 40 μm, and still more preferably greater than or equal to 50 μm. The layer thickness of each of first bonding layer 7 and third bonding layer 9 is more preferably less than or equal to 70 μm, and still more preferably less than or equal to 60 μm.
[0050] The layer thickness of second bonding layer 8 is preferably greater than or equal to 200 μm and less than or equal to 500 μm. Since the layer thickness of second bonding layer is greater than or equal to 200 μm, for example, the thermal stress between the electrode and the bonding layer of the circuit board caused by the repetition of the high temperature such as 175° C. to 300° C. and the low temperature is relaxed, and thus, it is possible to obtain the good bonding reliability. Since the layer thickness of the second bonding layer is less than or equal to 500 μm, at the time of sintering the second sinter bonding material before sintering second bonding layer 8, the amount of shrinkage of the sintered body is relaxed, and thus, the stable shape can be maintained. In order to exert the above-described effects more effectively, the layer thickness of second bonding layer 8 is more preferably greater than or equal to 250 μm, and still more preferably greater than or equal to 300 μm. The layer thickness of second bonding layer 8 is more preferably less than or equal to 450 μm, and still more preferably less than or equal to 400 μm. The layer thickness of second bonding layer 8 is preferably larger than the layer thickness of each of first bonding layer 7 and third bonding layer 9. As a result, the layer thickness of bonding layer 5 can be increased and the bonding reliability can be improved.
[0051] As illustrated in
area of first bonding layer≥area of second bonding layer≥area of third bonding layer (1)
[0052] As a result, when forming second bonding layer 8 on first bonding layer 7, it is possible to suppress the protrusion due to the variation in the position accuracy and the variation in the dimensions. In addition, similarly, when forming third bonding layer 9 on second bonding layer 8, it is possible to suppress the protrusion due to the variation in the position accuracy and the variation in the dimensions.
[0053] In addition, when the above expression (1) is satisfied, as illustrated in
[0054] If the layers of bonding layer 5 in
1-4. Semiconductor Element
[0055] The material of semiconductor element 6 is preferably any of silicon carbide, gallium nitride, gallium arsenide and diamond. Since semiconductor element 6 formed of these wide bandgap semiconductor materials has a higher junction temperature at the operating limit than semiconductor element formed of silicon, it can be used in a high temperature environment. The semiconductor device using the semiconductor element formed of silicon can be used only at a temperature of approximately lower than or equal to 150° C., however, semiconductor device 1 using semiconductor element 6 formed of these wide bandgap semiconductor materials can be used even at a high temperature of 250° C. to 300° C.
1-5. Dimensions
[0056] The size of each member described above is not particularly limited, but as a preferable example, insulation board 2 is 24 mm×24 mm×0.3 mm in thickness, electrode 3 and electrode 4 are 22 mm×22 mm×0.8 mm in thickness, respectively, first bonding layer 7 is 7 mm×7 mm×0.05 mm in thickness, second bonding layer 8 is 6 mm×6 mm×0.25 mm in thickness, third bonding layer 9 is 5 mm×5 mm×0.05 mm in thickness, semiconductor element 6 is 5 mm×5 mm×0.3 mm in thickness.
1-6. Action Effects
[0057] According to the exemplary embodiment of the present disclosure, in the sinter bonding technology using metal nanoparticles, it is possible to provide a semiconductor device having the bonding layer with a good reliability and a method of manufacturing the semiconductor device.
[0058] Specifically, according to the configuration described above, since the layer thickness of bonding layer 5 is thicker than that in the related art, the stress generated due to the difference in thermal expansion between electrode 3 and bonding layer 5 can be reduced and a crack that may occur in bonding layer 5 can be suppressed, and thus, it is possible to provide semiconductor device 1 with high bonding reliability. Specifically, the thermal stress between electrode 3 and bonding layer 5 caused by the repetition of the high temperature such as 175° C. to 300° C. and the low temperature can be relaxed, and thus, it is possible to obtain the good bonding reliability. As a more specific example, even if the low temperature and the high temperature are repeated between −40° C. and 200° C. for 1000 cycles, the thermal stress occurring in the bonding layer is suppressed and the occurrence of cracks is suppressed, and thus, it is possible to improve the bonding reliability.
2. Method of Manufacturing
[0059] Next, a method of manufacturing semiconductor device 1 according to the exemplary embodiment of the present disclosure will be described. FIG. 4A to
[0060] First, as illustrated in
[0061] Next, as illustrated in
[0062] Next, as illustrated in
[0063] Next, as illustrated in
[0064] Next, as illustrated in
[0065] Next, as illustrated in
[0066] As described above, electrode 3 and semiconductor element 6 are bonded via bonding layer 5 (first bonding layer 7, second bonding layer 8 and third bonding layer 9), and then, the semiconductor device 1 is manufactured.
[0067] In
[0068] Next, a method of manufacturing second bonding layer 8 according to the exemplary embodiment of the present disclosure will be described.
[0069] First, as illustrated in
[0070] Next, as illustrated in
[0071] Next, as illustrated in
[0072] Next, as illustrated in
[0073] Next, as illustrated in
[0074] Next, as illustrated in
[0075] According to the method of manufacturing semiconductor device 1 described above, second bonding layer 8 of which the layer thickness thick is prepared in advance. First sinter bonding material 31 is printed on electrode 3 and second bonding layer 8 prepared in advance is placed on first sinter bonding material 31, and further, by printing third sinter bonding material 33 on second bonding layer 8, and after heating, bonding layer (sinter bonding layer) 5 of which the layer thickness is thick can be obtained.
[0076] As described above, in the method in the related art, it was difficult to obtain a bonding layer having a large film thickness at one time by thickly printing the sinter bonding material. In addition, when the sinter bonding material is printed thickly, it is expected that the dimensional shrinkage during sintering will increase, and the stress applied to the bonding layer will increase at this time point. According to the method of manufacturing semiconductor device 1 described above, when second bonding layer 8 is placed on first sinter bonding material 31, since second bonding layer 8 has already shrunk in dimension, the stress applied to bonding layer 5 after sintering first sinter bonding material 31 and third sinter bonding material 33 is decreased. As a result, the bonding reliability can be improved.
[0077] According to the method of manufacturing second bonding layer 8 described above, second sinter bonding material 42 shrinks during sintering, but by improving the releasability using a mold release agent, it is possible to form the bonding layer having a large film thickness without cracking due to the shrinkage.
[0078] In a semiconductor device in the present disclosure, a stress generated by a difference in thermal expansion between an electrode on a board and a bonding layer can be reduced, and a reliability of the bonding layer is improved even when used in a high temperature environment, and thus, the device can be applied to high-performance power modules used for inverter control such as in-vehicle chargers.