SILICON PHOTONIC INTERPOSER WITH TWO METAL REDISTRIBUTION LAYERS
20220310540 · 2022-09-29
Inventors
- Michael LEE (Los Angeles, CA, US)
- John Paul DRAKE (Shadow Hills, CA, US)
- Ying Luo (San Diego, CA)
- Vivek Raghunathan (Mountain View, CA, US)
- Brett Sawyer (Pasadena, CA, US)
Cpc classification
H01L2224/0401
ELECTRICITY
H01L2224/03914
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/05024
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L25/167
ELECTRICITY
H01L24/02
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/18
ELECTRICITY
H01L2224/18
ELECTRICITY
H01L2224/04042
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/32014
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/32105
ELECTRICITY
H01L2224/81191
ELECTRICITY
H01L2224/32106
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2224/04105
ELECTRICITY
International classification
Abstract
A silicon integrated circuit. In some embodiments, the silicon integrated circuit includes a first conductive trace, on a top surface of the silicon integrated circuit, a dielectric layer, on the first conductive trace, and a second conductive trace, on the dielectric layer, connected to the first conductive trace through a first via.
Claims
1. A silicon integrated circuit, comprising: a first conductive trace, on a top surface of the silicon integrated circuit; a dielectric layer, on the first conductive trace; and a second conductive trace, on the dielectric layer, connected to the first conductive trace through a first via.
2. The silicon integrated circuit of claim 1, further comprising an under bump metallization capture pad, on, and connected to the first conductive trace through, a second via.
3. The silicon integrated circuit of claim 2, wherein the under bump metallization capture pad comprises: a layer of nickel, and a layer of gold on the layer of nickel.
4. The silicon integrated circuit of claim 1, further comprising a wire bond pad, on, and connected to the first conductive trace through, a second via.
5. The silicon integrated circuit of claim 1, wherein the first conductive trace is composed of a material selected from the group consisting of gold, aluminum, copper, and alloys and combinations thereof.
6. The silicon integrated circuit of claim 1, wherein the second conductive trace is composed of a material selected from the group consisting of gold, aluminum, copper, titanium, tungsten, tantalum, and alloys and combinations thereof.
7. The silicon integrated circuit of claim 6, wherein the second conductive trace further comprises a layer of titanium tungsten.
8. The silicon integrated circuit of claim 1, wherein the dielectric layer is composed of a material selected from the group consisting of silicon dioxide, silicon nitride, benzocyclobutene, polyimides, and combinations thereof.
9. The silicon integrated circuit of claim 1, wherein the dielectric layer is composed of silicon nitride.
10. A method for fabricating a silicon integrated circuit, the method comprising: fabricating a first intermediate product, comprising: a silicon substrate, a first conductive layer on the silicon substrate, and a dielectric layer on the first conductive layer; etching a first opening and a second opening, into the dielectric layer, onto the first conductive layer; forming a second conductive layer on the dielectric layer and on the first conductive layer in the first opening and in the second opening; and removing a portion of the second conductive layer in a region including the second opening and a region surrounding the second opening.
11. The method of claim 10, further comprising forming a wire bond pad on the first conductive layer in the second opening.
12. The method of claim 10, further comprising: forming an under bump metallization capture pad on: the first conductive layer in the second opening, and a region surrounding the second opening; and removing a remainder of the second conductive layer in a region around the under bump metallization capture pad.
13. The method of claim 12, wherein the under bump metallization capture pad comprises: a layer of nickel, and a layer of gold on the layer of nickel.
14. The method of claim 10, wherein the first conductive layer is composed of a material selected from the group consisting of aluminum, copper, gold, and alloys and combinations thereof.
15. The method of claim 10, wherein the second conductive layer comprises a layer of a material selected from the group consisting of gold, copper, aluminum, and alloys and combinations thereof.
16. The method of claim 15, wherein the second conductive layer further comprises a layer of material selected from the group consisting of titanium, tungsten, tantalum, and alloys and combinations thereof.
17. The method of claim 10, wherein the dielectric layer is composed of a material selected from the group consisting of silicon dioxide, silicon nitride, benzocyclobutene, polyimides, and combinations thereof.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0022] These and other features and advantages of the present disclosure will be appreciated and understood with reference to the specification, claims, and appended drawings wherein:
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
DETAILED DESCRIPTION
[0044] The detailed description set forth below in connection with the appended drawings is intended as a description of exemplary embodiments of a silicon photonic interposer with two metal redistribution layers provided in accordance with the present disclosure and is not intended to represent the only forms in which the present disclosure may be constructed or utilized. The description sets forth the features of the present disclosure in connection with the illustrated embodiments. It is to be understood, however, that the same or equivalent functions and structures may be accomplished by different embodiments that are also intended to be encompassed within the scope of the disclosure. As denoted elsewhere herein, like element numbers are intended to indicate like elements or features.
[0045]
[0046]
[0047] The UBM1 layer may extend into a cavity 102 (see
[0048] The second conductive trace 115 may be connected to the first conductive trace 105 at a first via 120 (formed as an opening in the dielectric layer 110 at which the second conductive trace 115 is able to make contact with the first conductive trace 105). An under bump metallization capture pad 125 (e.g., a pad including a layer of nickel and a layer of gold on the layer of nickel) may also be formed on the dielectric layer 110, and extending through the dielectric layer 110, at a second via 130, to make contact with the first conductive trace 105.
[0049] The under bump metallization capture pad 125 may be surrounded by the dielectric layer 110, which may act to passivate the underlying metal layer, and to prevent solder from wetting the area surrounding the capture pad. For example, if the under bump metallization capture pad 125 is used to capture a solder bump on the fan out wafer level package, the dielectric layer 110 may prevent the solder of the solder bump from spreading beyond the under bump metallization capture pad 125 as it might if, instead of being surrounded by the dielectric layer 110 (which is not wettable by solder), the under bump metallization capture pad 125 were surrounded by a material (e.g., gold) that is wettable by solder.
[0050]
[0051]
[0052]
[0053]
[0054]
[0055]
[0056] Two different approaches may be used for the TiW etch (of
[0057] In some embodiments each connection from the fan out wafer level package may be made (instead of being made by a solder joint to a under bump metallization capture pad 125) by a wire bond to a wire bond pad on a second via 130. In such an embodiment, the structure of the pad may be modified accordingly from that of the under bump metallization capture pad 125 shown, e.g., on
[0058]
[0059] It will be understood that, although the terms “first”, “second”, “third”, etc., may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed herein could be termed a second element, component, region, layer or section, without departing from the spirit and scope of the inventive concept.
[0060] Spatially relative terms, such as “beneath”, “below”, “lower”, “under”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that such spatially relative terms are intended to encompass different orientations of the device in use or in operation, in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” or “under” other elements or features would then be oriented “above” the other elements or features. Thus, the example terms “below” and “under” can encompass both an orientation of above and below. The device may be otherwise oriented (e.g., rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein should be interpreted accordingly. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
[0061] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the inventive concept. As used herein, the terms “substantially,” “about,” and similar terms are used as terms of approximation and not as terms of degree, and are intended to account for the inherent deviations in measured or calculated values that would be recognized by those of ordinary skill in the art. As used herein, the term “primary component” refers to a component that is present in a composition, polymer, or product in an amount greater than an amount of any other single component in the composition or product. In contrast, the term “major component” refers to a component that makes up at least 50% by weight or more of the composition, polymer, or product. As used herein, the term “major portion”, when applied to a plurality of items, means at least half of the items. As used herein, any structure or layer that is described as being “made of” or “composed of” a substance should be understood (i) in some embodiments, to contain that substance as the primary component or (ii) in some embodiments, to contain that substance as the major component. As used herein, an element “composed of” a material need not have a uniform composition; for example, a conductive trace including a layer of gold on a layer of titanium tungsten may be considered to be “composed of” a combination of gold, titanium, and tungsten.
[0062] As used herein, the singular forms “a” and “an” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising”, when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. Expressions such as “at least one of,” when preceding a list of elements, modify the entire list of elements and do not modify the individual elements of the list. Further, the use of “may” when describing embodiments of the inventive concept refers to “one or more embodiments of the present disclosure”. Also, the term “exemplary” is intended to refer to an example or illustration. As used herein, the terms “use,” “using,” and “used” may be considered synonymous with the terms “utilize,” “utilizing,” and “utilized,” respectively.
[0063] It will be understood that when an element or layer is referred to as being “on”, “connected to”, “coupled to”, or “adjacent to” another element or layer, it may be directly on, connected to, coupled to, or adjacent to the other element or layer, or one or more intervening elements or layers may be present. In contrast, when an element or layer is referred to as being “directly on”, “directly connected to”, “directly coupled to”, or “immediately adjacent to” another element or layer, there are no intervening elements or layers present.
[0064] As used herein, the word “or” is inclusive, so that, for example, “A or B” means any one of (i) A, (ii) B, and (iii) A and B. As used herein, “a portion of” something means all, or less than all, of the thing. As such, for example “a portion of a layer” means all or less than all of the layer.
[0065] Any numerical range recited herein is intended to include all sub-ranges of the same numerical precision subsumed within the recited range. For example, a range of “1.0 to 10.0” is intended to include all subranges between (and including) the recited minimum value of 1.0 and the recited maximum value of 10.0, that is, having a minimum value equal to or greater than 1.0 and a maximum value equal to or less than 10.0, such as, for example, 2.4 to 7.6. Any maximum numerical limitation recited herein is intended to include all lower numerical limitations subsumed therein and any minimum numerical limitation recited in this specification is intended to include all higher numerical limitations subsumed therein.
[0066] Although exemplary embodiments of a silicon photonic interposer with two metal redistribution layers have been specifically described and illustrated herein, many modifications and variations will be apparent to those skilled in the art. Accordingly, it is to be understood that a silicon photonic interposer with two metal redistribution layers constructed according to principles of this disclosure may be embodied other than as specifically described herein. The invention is also defined in the following claims, and equivalents thereof.