DISPLAY PANEL
20170221452 · 2017-08-03
Inventors
Cpc classification
G09G2300/08
PHYSICS
G09G2310/08
PHYSICS
G09G2310/0267
PHYSICS
G09G2320/0223
PHYSICS
G09G3/20
PHYSICS
International classification
Abstract
A display panel includes a shift register and an active terminator. The shift register has a drive circuit coupled to one end of a gate line. The active terminator is coupled to the other end of the gate line and includes a first transistor, a second transistor, and a first capacitor. The first transistor has a first terminal connected to a first clock signal, a second terminal connected to the gate line, and a third terminal. The second transistor has a first terminal connected to a first internal node, a second terminal connected to the third terminal of the first transistor, and a third terminal connected to a first DC voltage source. The first capacitor has a first terminal connected to the gate line and a second terminal connected to the third terminal of the first transistor and the second terminal of second transistor.
Claims
1. A display panel, comprising: a shift register having a drive circuit coupled to one end of a gate line; and an active terminator coupled to the other end of the gate line, the active terminator including: a first transistor having a first terminal connected to a first clock signal, a second terminal connected to the gate line, and a third terminal; a second transistor having a first terminal connected to a first internal node, a second terminal connected to the third terminal of the first transistor, and a third terminal connected to a first DC voltage source; and a first capacitor having a first terminal connected to the gate line and a second terminal connected to the third terminal of the first transistor and the second terminal of second transistor.
2. The display panel as claimed in claim 1, wherein, when the first clock signal is in a high voltage state, the first capacitor boosts voltage of the third terminal of the first transistor to turn on the first transistor.
3. The display panel as claimed in claim 1, wherein the active terminator further includes: a third transistor having a first terminal connected to the first clock signal, a second terminal connected to the gate line, and a third terminal and connected to a second internal node.
4. The display panel as claimed in claim 1, wherein the drive circuit includes a fourth transistor, a second capacitor, a fifth transistor, a sixth transistor, and a seventh transistor.
5. The display panel as claimed in claim 4, wherein the fourth transistor has a first terminal connected to the first clock signal, a second terminal connected to the gate line, and a third terminal; the second capacitor has a first terminal connected to the gate line, and a second terminal connected to the third terminal of the fourth transistor; the fifth transistor has a first terminal connected to a third internal node, a second terminal connected to the third terminal of the fourth transistor, and a third terminal connected to the first DC voltage source, the sixth transistor has a first terminal connected to a third terminal of the sixth transistor, and a second terminal connected to the third internal node; and the seventh transistor has a first terminal connected to the third internal node, a second terminal connected to a second DC voltage source, and a third terminal connected to a second clock signal (CLKc).
6. The display panel as claimed in claim 1, wherein the drive circuit includes a fourth transistor, a second capacitor, a fifth transistor, a sixth transistor, a seventh transistor, an eighth transistor, a ninth transistor, and a tenth transistor.
7. The display panel as claimed in claim 6, wherein the fourth transistor has a first terminal connected to the first clock signal, a second terminal connected to the gate line, and a third terminal; the second capacitor has a first terminal connected to the gate line, and a second terminal connected to the third terminal of the fourth transistor; the fifth transistor has a first terminal connected to the gate line, a second terminal connected to the second DC voltage; the sixth transistor has a first terminal connected to a fourth internal node, a second terminal connected to the third terminal of the fourth transistor, and a third terminal connected to the first DC voltage source; the seventh transistor has a first terminal connected to a third terminal of the seventh transistor, and a second terminal connected to the third terminal of the fifth transistor; the eighth transistor has a first terminal connected to the third terminal of the fifth transistor, a second terminal connected to the second DC voltage source, and a third terminal connected to the fourth internal node; the ninth transistor has a first terminal connected to a third terminal of the ninth transistor, and a second terminal connected to the fourth internal node; and the tenth transistor has a first terminal connected to the fourth internal node, a second terminal connected to the second DC voltage source, and a third terminal connected to a second clock signal.
8. The display panel as claimed in claim 1, wherein the drive circuit comprises a fourth transistor, a second capacitor, a fifth transistor, a sixth transistor, a seventh transistor, an eighth transistor, a ninth transistor, and a tenth transistor, and wherein the fourth transistor has a first terminal connected to the first clock signal, a second terminal connected to the gate line, and a third terminal; the second capacitor has a first terminal connected to the gate line, and a second terminal connected to the third terminal of the fourth transistor; the fifth transistor has a first terminal connected to the gate line, and a second terminal connected to the second DC voltage; the sixth transistor has a first terminal connected to a fifth internal node, a second terminal connected to the third terminal of the fourth transistor, and a third terminal connected to the first DC voltage source; the seventh transistor has a first terminal connected to a previous gate line, a second terminal connected to the first terminal of the sixth transistor, and a third terminal connected to the first terminal of the seventh transistor; the eighth transistor has a first terminal connected to the first terminal of the seventh transistor, a second terminal connected to the first terminal of the sixth transistor, and a third terminal connected to the third terminal of the fifth transistor; the ninth transistor has a first terminal connected to a second clock signal, a second terminal connected to the third terminal of the fifth transistor, and a third terminal connected to the first terminal of the sixth transistor; and the tenth transistor has a first terminal connected to the first terminal of the ninth transistor, a second terminal connected to the third terminal of the fifth transistor, and a third terminal connected to the second clock signal.
9. The display panel as claimed in claim 1, wherein the active terminator further includes: a third transistor having a first terminal connected to the first clock signal, a second terminal connected to the gate line, and a third terminal; a fourth transistor having a first terminal connected to a sixth internal node, a second terminal connected to the third terminal of the third transistor, and a third terminal connected to the first DC voltage source; and a second capacitor having a first terminal connected to the gate line, and a second terminal connected to the third terminal of the third transistor and the second terminal of fourth transistor.
10. The display panel as claimed in claim 9, wherein the drive circuit includes: a fifth transistor having a first terminal connected to the first clock signal, a second terminal connected to the gate line, and a third terminal; a third capacitor having a first terminal connected to the gate line, and a second terminal connected to the third terminal of the fifth transistor; a sixth transistor having a first terminal connected to the gate line, and a second terminal connected to the second DC voltage; a seventh transistor having a first terminal connected to a seventh internal node, a second terminal connected to the third terminal of the fifth transistor, and a third terminal connected to the first DC voltage source; an eighth transistor having a first terminal connected to a third terminal of the eighth transistor, and a second terminal connected to the third terminal of the sixth transistor; a ninth transistor having a first terminal connected to the third terminal of the sixth transistor, a second terminal connected to the second DC voltage, and a third terminal connected to the seventh internal node; a tenth transistor having a first terminal connected to a third terminal of the tenth transistor, and a second terminal connected to the seventh internal node; an eleventh transistor having a first terminal connected to the seventh internal node, a second terminal connected to the second DC voltage, and a third terminal connected to the second clock signal; and a twelfth transistor having a first terminal connected to a third terminal of the twelfth transistor, and a second terminal connected to the seventh internal node.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
[0019]
[0020] As shown in
[0021] To overcome the overlong transmission distance for the large-size panels, one solution is shown in
[0022] As shown in
[0023]
[0024] The first shift register unit 410a is corresponding to the active terminal unit 420a. The first shift register unit 410a is located on the first side 117 (as shown in
[0025] In this example, the active terminal unit 420a is controlled by, for example, a second shift register unit 410b located on the second side 119. Besides, the active terminal unit 420a is controlled by the signal of a second main node Node(n−1) of the second shift register unit 410b, and also by a first clock signal (CLKa) which also synchronously controls the first shift register unit 410a. When the first shift register unit 410a outputs a gate signal to the terminal Rn (on the first side) of the corresponding gate line 113, the second shift register unit 410b controls the active terminal unit 420a for outputting a control signal to the other terminal Rfn (on the second side) of the gate line 113 synchronously, thereby charging the gate line for compensating and enhancing the gate signal. The control signal is generated according to the first clock signal (CLKa), and can be a pulse signal for example.
[0026] As shown in
[0027] The drive circuit includes a fourth transistor (T4), a second capacitor (C2), a fifth transistor (T5), a sixth transistor (T6), and a seventh transistor (T7).
[0028] The fourth transistor has a first terminal (a) connected to the first clock signal (CLKa), a second terminal (b) connected to the gate line 113, and a third terminal (c) served as a control. The second capacitor (C2) has a first terminal connected to the gate line 113, and a second terminal connected to the third terminal (c) of the fourth transistor (T4). The fifth transistor (T5) has a first terminal (a) connected to a third internal node Node(n) of the shift register 410a on a current row and served as an input, a second terminal (b) connected to the third terminal (c) of the fourth transistor (T4) for controlling the fourth transistor (T4), and a third terminal (c) connected to the first DC voltage source (VGH) and served as a control. The sixth transistor (T6) has a first terminal (a) connected to a third terminal (c) of the sixth transistor (T6) and gate line of previous row Rfn−1, and a second terminal (b) connected to the third internal node Node(n) of the shift register 410a on the current row. The seventh transistor (T7) has a first terminal (a) connected to the third internal node Node(n) of the shift register 410a on a current row, a second terminal (b) connected to a second DC voltage source (VGL), and a third terminal (c) connected to a second clock signal (CLKc).
[0029] Specifically, the signal of the second main node Node(n−1) passes through the second transistor (T2a). It is noted that the first transistor (T1a) of the active terminal units 420a is turned on by applying the gate voltage much higher than a high level voltage VGH which is commonly used conventionally, and the gate voltage is boosted by the first capacitor (C1a). Generally, the conductance of N-type transistor becomes higher with the gate voltage higher than VGH. Thus, the use of much higher voltage than VGH to the first transistors (T1a) of the active terminal unit 420a allows smaller size of transistors, thereby causing the required circuit area to be reduced. This is the significant feature to keep the display border narrower whilst the active terminal unit 420a surely compensates the signal decay.
[0030]
[0031] Regarding the operation during the section S1, the signal level of the second main node Node(n−1) goes to VGH-Vth and the second transistor (T2a) is turned on, then the signal level of the node dNode(n−1) goes to VGH-Vth so that the first capacitor (C1a) is charged through the second transistor (T2a), and the first transistor (T1a) is turned on.
[0032] During the section S2, the gate signal Rfn−1 (almost equal to the gate signal Rn−1 in
[0033] During the section S3, the first clock signal CLKa goes to the high level voltage VGH, and the pulse of the first clock signal CLKa is outputted to the gate line 113 through the first transistor (T1a) and flows to the other end Rfn of the gate line 113, and the pulse of the first clock signal CLKa is outputted to the gate line 113 through the fourth transistor (T4) and flows to the end Rn of the gate line 113. Because the second capacitor (C2) with one terminal coupled to the gate line 113 can provide a bootstrapping effect, the level (voltage) of the other terminal of the second capacitor (C2) and the internal node iNode(n) is pushed up to 2VGH-VGL-Vth, which is much higher than the high level voltage VGH, according to the boosting of the first clock signal CLKa. Therefore, the fourth transistor (T4) is fully turned on, so that the end Rn of the gate line 113 can be rapidly charged to go to the high level voltage VGH. The aforementioned description is related to the charging of the gate line 113.
[0034] Similarly, during the section S3, the first capacitor (C1a) with one terminal coupled to the gate line 113 can provide a bootstrapping effect, the level (voltage) of the other terminal of the first capacitor (C1a) and the node dNode(n−1) is pushed up to 2VGH-VGL-Vth, which is much higher than the high level voltage VGH, according to the boosting of the first clock signal CLKa. Therefore, the first transistor (T1a) is fully turned on, so that the other end Rfn of the gate line 113 can be rapidly charged to go to the high level voltage VGH. That is, when the first clock signal (CLKa) is in a high voltage state, the first capacitor (C1a) boosts voltage of the third terminal (c) of the first transistor (T1a) to fully turn on the first transistor (T1a).
[0035] During the section S3, the charging to the gate line 113 is provided through both of the shift register unit 410a on the first side and the active terminator 420a on the second side synchronously, so as to minimize the gate signal's decay.
[0036] During the section S3 and in the circle A, the first clock signal CLKa goes to the low level VGL and the signal level of the node dNode(n−1) goes to the level VGH-vth, thus the first transistor (T1a) is still turned on for performing the discharging to the other end Rfn of the gate line 113.
[0037] During the section S4, the first clock signal CLKa remains at the low level VGL and the signal level of the first main node Node(n) remains at the level VGH-vth, the fourth transistor (T4) is still turned on for performing the discharging to the end Rn of the gate line 113.
[0038] During the section S5, the first clock signal CLKa and the second main node Node(n−1) remain at the low level VGL, and the signal level of the first main node Node(n) goes to the low level VGL and the first transistor (t1a) and the fourth transistor (T4) are turned off.
[0039]
[0040] As shown in
[0041]
[0042] Regarding the operation during the section S1, the signal level of the second main node Node(n−1) goes to VGH-Vth and the second transistor (T2a) is turned on, then the signal level of the node dNode(n−1) goes to VGH-Vth so that the first capacitor (C1a) is charged through the second transistor (T2a), and the first transistor (T1a) is turned on.
[0043] During the section S2, the gate signal Rfn−1 (almost equal to the gate signal Rn−1 in
[0044] During the section S3, the first clock signal CLKa goes to the high level voltage VGH, so that the pulse of the first clock signal CLKa is outputted to the gate line 113 through the first transistor (T1a) and flows to the other end Rfn of the gate line 113, and the pulse of the first clock signal CLKa is outputted to the gate line 113 through the fourth transistor (T4) and flows to the end Rn of the gate line 113. Because the second capacitor (C2) with one terminal coupled to the gate line 113 can provide a bootstrapping effect, the level (voltage) of the other terminal of the second capacitor (C2) and the internal node iNode(n) is pushed up to 2VGH-VGL-Vth, which is much higher than the high level voltage VGH, according to the boosting of the first clock signal CLKa. Therefore, the fourth transistor (T4) is fully turned on, so that the end Rn of the gate line 113 can be rapidly charged to go to the high level voltage VGH. The aforementioned description is related to the charging of the gate line 113.
[0045] Similarly, during the section S3, the first capacitor (C1a) with one terminal coupled to the gate line 113 can provide a bootstrapping effect, the level (voltage) of the other terminal of the first capacitor (C1a) and the node dNode(n−1) is pushed up to 2VGH-VGL-Vth, which is much higher than the high level voltage VGH, according to the boosting of the first clock signal CLKa. Therefore, the first transistor (T1a) is fully turned on, so that the other end Rfn of the gate line 113 can be rapidly charged to go to the high level voltage VGH. That is, when the first clock signal (CLKa) is in a high voltage state, the first capacitor (C1a) boosts voltage of the third terminal (c) of the first transistor (T1a) to fully turn on the first transistor (T1a).
[0046] During the section S3, the charging to the gate line 113 is provided through both of the shift register unit 410a on the first side and the active terminator 420a on the second side synchronously, so as to minimize the gate signal's decay.
[0047] During the section S4, the first clock signal CLKa goes to the low level VGL for performing the discharging to the gate line 113. The signal level of the node Node(n−1) goes to low voltage VGL, then the signal level of the node dNode(n−1) goes to low voltage VGL, and the first transistor (T1a) is turned off. The signal level of the node Node(n+1) remains at the level VGH-vth, and the third transistor (T3a) is still turned on. The first terminal (a) of the third transistor (T3a) is coupled to the first clock signal CLKa going to the low level voltage VGL. As a result, the gate line 113 is discharged through the third transistor (T3a). Meanwhile, the signal level of the first main node Node(n) remains at the level VGH-vth, and the fourth transistor (T4) is still turned on. The first terminal (a) of the fourth transistor (T4) is coupled to the first clock signal CLKa going to the low level voltage VGL. As a result, the gate line 113 is discharged through the fourth transistor (T4) and also through the third transistor (T3a). Therefore, the discharging to the gate line 103 can be rapidly completed.
[0048] During the section S5, the first clock signal CLKa and the second main node Node(n−1) remain at the low level VGL and the signal level of the first main node Node(n) goes to the low level VGL, and the first transistor (t1a) and the fourth transistor (T4) are turned off. The signal level of the node Node(n+1) remains at the level VGH-vth, and the third transistor (T3a) is still turned on for performing the discharging to the other end Rfn of the gate line 113.
[0049]
[0050] The fourth transistor (T4) has a first terminal (a) connected to the first clock signal (CLKa), a second terminal (b) connected to the gate line 113, and a third terminal (c) served as a control. The second capacitor (C2) has a first terminal connected to the gate line 113, and a second terminal connected to the third terminal (c) of the fourth transistor (T4). The fifth transistor (T5) has a first terminal (a) connected to the gate line, and a second terminal (b) connected to the second DC voltage (VGL).
[0051] The sixth transistor (T6) has a first terminal (a) connected to a fourth internal node Node(n) of a shift register 410a on a current row and served as an input, a second terminal (b) connected to the third terminal (c) of the fourth transistor (T4) for controlling the fourth transistor (T4), and a third terminal (c) connected to the first DC voltage source (VGH) and served as a control. The seventh transistor (T7) has a first terminal (a) connected to a third terminal (c) of the seventh transistor (T7) and DC voltage (VDD), and a second terminal (b) connected to the third terminal (c) of the fifth transistor (T5).
[0052] The eighth transistor (T8) has a first terminal (a) connected to the third terminal (c) of the fifth transistor (T5), a second terminal (b) connected to the second DC voltage source (VGL), and a third terminal (c) connected to the fourth internal node Node(n) of the shift register 410a on a current row.
[0053] The ninth transistor (T9) has a first terminal (a) connected to a third terminal (c) of the ninth transistor (T9) and a previous gate line Rfn−1, and a second terminal (b) connected to the fourth internal node Node(n) of the shift register 410a on a current row. The tenth transistor (T10) has a first terminal (a) connected to the fourth internal node Node(n) of the shift register 410a on a current row, a second terminal (b) connected to the second DC voltage source (VGL), and a third terminal (C) connected to a second clock signal (CLKc).
[0054] Those skilled in the art can understand the timing diagram of the control signals of the shift register units and the active terminal units in
[0055]
[0056] The fourth transistor (T4) has a first terminal (a) connected to the first clock signal (CLKa), a second terminal (b) connected to the gate line 113, and a third terminal (c) served as a control. The second capacitor (C2) has a first terminal connected to the gate line 113, and a second terminal connected to the third terminal (c) of the fourth transistor (T4). The fifth transistor (T5) has a first terminal (a) connected to the gate line 113, and a second terminal (b) connected to the second DC voltage (VGL).
[0057] The sixth transistor (T6) has a first terminal (a) connected to a fifth internal node Node(n) of a shift register 410a on a current row and served as an input, a second terminal (b) connected to the third terminal (c) of the fourth transistor (T4) for controlling the fourth transistor, and a third terminal (c) connected to the first DC voltage source (VGH) and served as a control. The seventh transistor (T7) has a first terminal (a) connected to a previous gate line Rfn−1, a second terminal (b) connected to the first terminal (a) of the sixth transistor (T6), and a third terminal (c) connected to the first terminal (a) of the seventh transistor (T7).
[0058] The eighth transistor (T8) has a first terminal (a) connected to the first terminal (a) of the seventh transistor (T7), a second terminal (b) connected to the first terminal (a) of the sixth transistor (T6), and a third terminal (c) connected to the third terminal (c) of the fifth transistor (T5). The ninth transistor (T9) has a first terminal (a) connected to a second clock signal (CLKc), a second terminal (b) connected to the third terminal (c) of the fifth transistor (T5), and a third terminal (c) connected to the first terminal (a) of the sixth transistor (T6). The tenth transistor (T10) has a first terminal (a) connected to the first terminal (a) of the ninth transistor (T9), a second terminal (b) connected to the third terminal (c) of the fifth transistor (T5), and a third terminal (c) connected to the second clock signal (CLKc).
[0059]
[0060] The third transistor (T3a) has a first terminal (a) connected to the first clock signal (CLKa) and served as an input, a second terminal (b) connected to the gate line 113 and served as an output, and a third terminal (c) served as a control.
[0061] The fourth transistor (T4a) having a first terminal (a) connected to a sixth internal node Node(n+1) of a shift register 410d on a next row and served as an input, a second terminal (b) connected to the third terminal (c) of the third transistor (T3a) for controlling the third transistor (T3a), and a third terminal (c) connected to the first DC voltage source (VGH) and served as a control.
[0062] The second capacitor (C2a) having a first terminal connected to the gate line 113, and a second terminal connected to the third terminal (c) of the third transistor (T3a) and the second terminal (b) of fourth transistor (T4a).
[0063] As shown in
[0064] The fifth transistor (T5) has a first terminal (a) connected to the first clock signal (CLKa), a second terminal (b) connected to the gate line 113, and a third terminal (c) served as a control.
[0065] The third capacitor (C3) has a first terminal connected to the gate line 113, and a second terminal connected to the third terminal (c) of the fifth transistor (T5).
[0066] The sixth transistor (T6) has a first terminal (a) connected to the gate line 113, and a second terminal (b) connected to the second DC voltage (VGL).
[0067] The seventh transistor (T7) has a first terminal (a) connected to a seventh internal node Node(n) of a shift register 410a on a current row and served as an input, a second terminal (b) connected to the third terminal (c) of the fifth transistor (T5) for controlling the fifth transistor (T5), and a third terminal (c) connected to the first DC voltage source (VGH) and served as a control.
[0068] The eighth transistor (T8) has a first terminal (a) connected to a third terminal (c) of the eighth transistor (T8), and a second terminal (b) connected to the third terminal (c) of the sixth transistor (T6).
[0069] The ninth transistor (T9) has a first terminal (a) connected to the third terminal (c) of the sixth transistor (t6), a second terminal (b) connected to the second DC voltage (VGL), and a third terminal (c) connected to the seventh internal node Node(n) of the shift register 410a on the current row.
[0070] The tenth transistor (T10) has a first terminal (a) connected to a third terminal (c) of the tenth transistor (T10) and the previous gate line Rfn−1, and a second terminal (b) connected to the seventh internal node Node(n) of the shift register 410a on the current row;
[0071] The eleventh transistor (T11) has a first terminal (a) connected to the seventh internal node Node(n) of the shift register 410a on the current row, a second terminal (b) connected to the second DC voltage (VGL), and a third terminal (cg) connected to the second clock signal (CLKc).
[0072] The twelfth transistor (T12) has a first terminal (a) connected to a third terminal (c) of the twelfth transistor (T12) and the next gate line Rfn+1, and a second terminal (b) connected to the seventh internal node Node(n) of the shift register on the current row.
[0073] From
[0074] In the present invention, some transistors are MOS switches, and it is noted that the first terminal (a) and the second terminal (b) of a MOS switch can be exchanged.
[0075] As cited, in the present invention, as shown in
[0076] Moreover, with the boosting effect of capacitors C1a and C2, the first transistor (T1a) and the fourth transistor (T4) can be fully turned on, so that the line 113 can be rapidly charged to go to the high level voltage VGH. In the present invention, the active terminator 420a can enhance the driving capability of the gate driver 430a and improves uniformity of a signal on the gate line 113.
[0077] Although the present disclosure has been explained in relation to its various embodiments, it is to be understood that many other possible modifications and variations can be made without departing from the spirit and scope of the invention as hereinafter claimed.