Data processing apparatus and method
09722836 · 2017-08-01
Assignee
Inventors
- Jean-Luc Peron (Surenes, FR)
- Matthew Paul Athol Taylor (Ringwood, GB)
- John Nicholas Wilson (Hook, GB)
- Samuel Asangbeng Atungsiri (Basingstoke, GB)
Cpc classification
H04L5/0007
ELECTRICITY
H03M13/2742
ELECTRICITY
H04L27/2646
ELECTRICITY
H04L5/0044
ELECTRICITY
H04L5/0048
ELECTRICITY
International classification
H04K1/10
ELECTRICITY
H03M13/00
ELECTRICITY
Abstract
A data processing apparatus maps input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol. The data processor includes an interleaver memory which reads-in the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals. The interleaver memory reads-out the data symbols on to the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on to the sub-carrier signals. The set of addresses are generated from an address generator which comprises a linear feedback shift register and a permutation circuit.
Claims
1. A data processing apparatus configured to map symbols received from sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol into an output symbol stream and configured to recover an estimate of source data, the data processing apparatus, comprising: a de-interleaver configured to read into a memory data symbols from the OFDM sub-carrier signals, and to read out of the memory the data symbols into the output symbol stream to effect the mapping, the read out being in a different order than the read in, the order being determined from a set of addresses, with the effect that the data symbols are de-interleaved from the OFDM sub-carrier signals; an address generator configured to generate the set of addresses, an address being generated for each of the received data symbols to indicate the OFDM sub-carrier signal from which the received data symbol is to be mapped into the output symbol stream, the address generator including a linear feedback shift register including a predetermined number of register stages and being configured to generate a pseudo-random bit sequence in accordance with a generator polynomial, and an address check circuit configured to re-generate an address when a generated address exceeds a predetermined maximum valid address; and circuitry configured to recover the estimate of the source data from the output symbol stream, wherein the predetermined maximum valid address is approximately eight thousand, and the linear feedback shift register has twelve register stages with a generator polynomial for the linear feedback shift register of R′.sub.i[11]=R′.sub.i-1[0]⊕R′.sub.i-1[1]⊕R′.sub.i-1[4]⊕R′.sub.i-1[6], that is configured to form, with an additional bit, a thirteen bit address R.sub.i[n] for the i-th data symbol from the bit present in the n-th register stage R.sub.i[n] and wherein the address generator comprises an offset generator configured to add an offset to the formed 13 bit address.
2. The data processing apparatus as claimed in claim 1, wherein the offset generator is configured to add the offset to the formed thirteen bit address modulo the predetermined number of sub-carrier symbols.
3. The data processing apparatus as claimed in claim 1, wherein the offset generator generates the offset using another address generator.
4. The data processing apparatus as claimed in claim 1, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the other address generator used by the offset generator to generate the offset is an address generator for one of the plurality of operating modes.
5. The data processing apparatus as claimed in claim 1, wherein the OFDM symbol includes pilot sub-carriers which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the sub-carrier pilot symbols present in the OFDM symbol.
6. The data processing apparatus as claimed in claim 1, wherein the predetermined maximum valid address is a value substantially between six thousand and eight thousand one hundred and ninety two.
7. The data processing apparatus as claimed in claim 1, where the address generator further comprises a permutation circuit configured to receive the content of the shift register stages and to permute the bits present in the register stages in accordance with a permutation order to form an address of one of the OFDM sub-carriers.
8. The data processing apparatus of claim 1, wherein the circuitry is configured to recover the source data, which includes data representing video images and sound.
9. The data processing apparatus a claimed in claim 3, wherein the another address generator forms a 13 bit address using a toggle value.
10. The data apparatus as claimed in claim 4, wherein the other address generator is the address generator for the 16 k operating mode.
11. The data processing apparatus as claimed in claim 7, wherein the address generator further comprises a control circuit which is configured to re generate an address in combination with the address check circuit.
12. The data processing apparatus as claimed in claim 7, wherein the permutation circuit is configured to change a permutation code, which permutes the order of the bits of the register stages to form the addresses from one OFDM symbol to another.
13. The data processing apparatus according to claim 11, wherein the linear feedback shift register is configured to generate the thirteen bit address in accordance with a code defined by the table: TABLE-US-00007 R′.sub.i bit positions 11 10 9 8 7 6 5 4 3 2 1 0 R.sub.i bit 5 11 3 0 10 8 6 9 2 4 1 7 positions.
14. The data processing apparatus as claimed in claim 11, wherein the offset generator is configured to add the offset to the formed thirteen bit address modulo the predetermined number of sub-carrier symbols.
15. The data processing apparatus as claimed in claim 11, wherein the offset generator generates the offset using another address generator.
16. A method of mapping symbols received from sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol into an output symbol stream and of recovering an estimate of source data, the method comprising: reading into a memory data symbols from the OFDM sub-carrier signals, reading-out of the memory the data symbols into the output symbol stream to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are de-interleaved from the OFDM sub-carrier signals; generating the set of addresses, an address being generated for each of the received symbols to indicate the OFDM sub-carrier signal from which the received data symbol is to be mapped into the output symbol stream, the step of generating the set of addresses including using a linear feedback shift register including a predetermined number of register stages to generate a pseudo-random bit sequence in accordance with a generator polynomial, and re-generating an address when a generated address exceeds a predetermined maximum valid address; and recovering the estimate of the source data from the output symbol stream, wherein the predetermined maximum valid address is approximately eight thousand, and the linear feedback shift register has twelve register stages with a generator polynomial for the linear feedback shift register of R′.sub.i[11]=R′.sub.i-1[0]⊕R′.sub.i-1[1]⊕R′.sub.i-1[4]⊕R′.sub.i-1[6], and the permutation order forms, with an additional bit, a thirteen bit address R.sub.i[n] for the i-th data symbol from the bit present in the n-th register stage R.sub.i[n] and adding by offset generator circuitry an offset to the formed 13 bit address.
17. The method as claimed in claim 16, wherein the adding the offset comprises adding the offset to the formed thirteen bit address modulo the predetermined number of sub-carrier symbols.
18. The method as claimed in claim 16, wherein the generating addresses comprises using a differently configured linear feedback shift register of an address generator to form, with a toggle value, a 13 bit address.
19. The method as claimed in claim 16, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the adding the offset comprises generating an address for another of the plurality of operating modes using the differently configured linear feedback shift register of an address generator.
20. The method as claimed in claim 16, wherein the OFDM symbol includes pilot sub-carriers which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the sub-carrier pilot symbols present in the OFDM symbol.
21. The method as claimed in claim 16, wherein the predetermined maximum valid address is a value substantially between six thousand and eight thousand one hundred and ninety two.
22. The method as claimed in claim 16, further comprising using a permutation circuit configured to receive the content of the shift register stages to permute the bits present in the register stages in accordance with a permutation order to form an address.
23. The method of claim 16, wherein the source data includes data representing video images and sound.
24. The method as claimed in claim 19, wherein the another operating mode is the 16 k operating mode.
25. The method according to claim 19, wherein the linear feedback shift register generates the thirteen bit address in accordance with a code defined by the table: TABLE-US-00008 R′.sub.i bit positions 11 10 9 8 7 6 5 4 3 2 1 0 R.sub.i bit 5 11 3 0 10 8 6 9 2 4 1 7 positions.
26. The method as claimed in claim 19, wherein the adding the offset comprises adding the offset to the formed thirteen bit address modulo the predetermined number of sub-carrier symbols.
27. The method as claimed in claim 19, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the adding the offset comprises generating an address for another of the plurality of operating modes.
28. The method as claimed in claim 19, comprising changing a permutation code, which permutes the order of the bits of the register stages to form the addresses from one OFDM symbol to another.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1) Embodiments of the present invention will now be described by way of example only with reference to the accompanying drawings, wherein like parts are provided with corresponding reference numerals, and in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
DESCRIPTION OF PREFERRED EMBODIMENTS
(12) The following description is provided to illustrate the operation of a symbol interleaver in accordance with the present technique, although it will be appreciated that the symbol interleaver can be used with other modes, other DVB standards and other OFDM systems.
(13)
(14) As shown in
(15) The data cells are received by a frame builder 32, with data cells produced by branch B etc in
(16) TABLE-US-00004 Mode Sub-carriers 1k 756 2k 1512 4k 3024 8k 6048 16k 12096 32k 24192
(17) Thus in one example, the number of sub-carriers for the 8 k mode is six thousand and forty eight. For the DVB-T2 system, the number of sub-carriers per OFDM symbol can vary depending upon the number of pilot and other reserved carriers. Thus, in DVB-T2, unlike in DVB-T, the number of sub-carriers for carrying data is not fixed. Broadcasters can select one of the operating modes from 1 k, 2 k, 4 k, 8 k, 16 k, 32 k each providing a range of sub-carriers for data per OFDM symbol, the maximum available for each of these modes being 1024, 2048, 4096, 8192, 16384, 32768 respectively. In DVB-T2 a physical layer frame is composed of many OFDM symbols. Typically the frame starts with one or more preamble or P2 OFDM symbols, which are then followed by a number payload carrying OFDM symbols. The end of the physical layer frame is marked by a frame closing symbols. For each operating mode, the number of sub-carriers may be different for each type of symbol. Furthermore, this may vary for each according to whether bandwidth extension is selected, whether tone reservation is enabled and according to which pilot sub-carrier pattern has been selected. As such a generalisation to a specific number of sub-carriers per OFDM symbol is difficult. However, the frequency interleaver for each mode can interleave any symbol whose number of sub-carriers is smaller than or the same as the maximum available number of sub-carriers for the given mode. For example, in the 1 k mode, the interleaver would work for symbols with the number of sub-carriers being less than or equal to 1024 and for 16 k mode, with the number of sub-carriers being less than or equal to 16384.
(18) The sequence of data cells to be carried in each COFDM symbol is then passed to the symbol interleaver 33. The COFDM symbol is then generated by a COFDM symbol builder block 37 which introduces pilot and synchronising signals fed from a pilot and embedded signal former 36. An OFDM modulator 38 then forms the OFDM symbol in the time domain which is fed to a guard insertion processor 40 for generating a guard interval between symbols, and then to a digital to analogue convertor 42 and finally to an RF amplifier within an RF front end 44 for eventual broadcast by the COFDM transmitter from an antenna 46.
(19) As explained above, the present invention provides a facility for providing a quasi-optimal mapping of the data symbols onto the OFDM sub-carrier signals. According to the example technique the symbol interleaver is provided to effect the optimal mapping of input data symbols onto COFDM sub-carrier signals in accordance with a permutation code and generator polynomial, which has been verified by simulation analysis.
(20) As shown in
(21) The frame builder 32 receives the data cells from the bit to constellation mapper 28 through channel 29, together with data cells from the other channels 31. After building a frame of many COFDM cell sequences, the cells of each COFDM symbol are then written into an interleaver memory 100 and read out of the interleaver memory 100 in accordance with write addresses and read addresses generated by an address generator 102. According to the write-in and read-out order, interleaving of the data cells is achieved, by generating appropriate addresses. The operation of the address generator 102 and the interleaver memory 100 will be described in more detail shortly with reference to
(22) Interleaver
(23)
(24) In the example shown in
(25) Although
(26) The input and output addressing of the interleaver memory 100 shown in
(27) For odd symbols the same interleaver memory 124.2 is used. However, as shown in
(28) In summary, as represented in
y.sub.H(q)=y′.sub.q for even symbols for q=0, . . . ,N.sub.max−1
y.sub.q=y′.sub.H(q) for odd symbols for q=0, . . . ,N.sub.max−1
(29) In other words, for even OFDM symbols the input words are written in a permutated way into a memory and read back in a sequential way, whereas for odd symbols, they are written sequentially and read back permutated. In the above case, the permutation H(q) is defined by the following table:
(30) TABLE-US-00005 TABLE 1 permutation for simple case where Nmax = 4 q 0 1 2 3 H(q) 1 3 0 2
(31) As shown in
(32) Address Generation for the 8 k Mode
(33) A schematic block diagram of the algorithm used to generate the permutation function H(q) is represented in
(34) In summary an (N.sub.r−1) bit word R.sub.i′ is defined, with N.sub.r=log.sub.2 M.sub.max, where M.sub.max=8 192 in the 8 k mode, using a LFSR (Linear Feedback Shift Register).
(35) The polynomials used to generate this sequence are as follows:
8 k mode: R.sub.i′[11]=R.sub.i-1′[0]⊕R.sub.i-1′[1]⊕′R.sub.i-1′[4]⊕R.sub.i-1′[6]
(36) where i varies from 0 to M.sub.max−1
(37) Once one R.sub.i′, word has been generated, it goes through a permutation to produce another (N.sub.r−1) bit word called R.sub.i. R.sub.i is derived from R.sub.i′ by the bit permutations given in the table below.
(38) TABLE-US-00006 TABLE Bit permutation for the 8k mode R′.sub.i bit positions 11 10 9 8 7 6 5 4 3 2 1 0 R.sub.i bit positions 5 11 3 0 10 8 6 9 2 4 1 7
(39) As an example, for the permutation code above this means that for mode 8 k, the bit number 11 of R.sub.i′ is sent in bit position number 5 of R.sub.i.
(40) The address H(q) is then derived from R.sub.i through the following equation:
(41)
(42) The (i mod 2).Math.2.sup.N.sup.
(43) An address check is then performed on H(q) to verify that the generated address is within the range of acceptable addresses: if (H(q)<N.sub.max), where in one example N.sub.max=6048 in the 8 k mode, then the address is valid. If the address is not valid, the control unit is informed and it will try to generate a new H(q) by incrementing the index i.
(44) The role of the toggle block is to make sure that we do not generate an address exceeding N.sub.max twice in a row. In effect, if an exceeding value was generated, this means that the MSB (i.e. the toggle bit) of the address H(q) was one. So the next value generated will have a MSB set to zero, insuring to produce a valid address.
(45) The following equations sum up the overall behaviour and help to understand the loop structure of this algorithm:
(46)
(47) As will be explained shortly, in one example of the address generator, the above mentioned permutation code is used for generating addresses for all OFDM symbols. In another example, the permutation codes may be changed between symbols, with the effect that a set of permutation codes are cycled through for successive OFMD symbols. To this end, the control lines 108, 110 providing an indication as to whether the OFDM symbol is odd or even and the current mode are used to select the permutation code. This example mode in which a plurality of permutation codes are cycled through is particularly appropriate for the example in which the odd interleaver only is used, which will be explained later. A signal indicating that a different permutation code should be used is provided via a control channel 111. In one example the possible permutation codes are pre-stored in the permutation code circuit 210. In another example, the control unit 224 supplies the new permutation code to be used for an OFDM symbol.
(48) Receiver
(49)
(50) The symbol de-interleaver 314 is formed from a data processing apparatus as shown in
(51) The remaining parts of the COFDM receiver shown in
(52) One advantage provided by the present technique for both the receiver and the transmitter is that a symbol interleaver and a symbol de-interleaver operating in the receivers and transmitters can be switched between the 1 k, 2 k, 4 k, 8 k, 16 k and the 32 k mode by changing the generator polynomials and the permutation order. Hence the address generator 542 shown in
(53) Optimal Use of Odd Interleavers
(54) As shown in
(55) The selection of the polynomial generator and the permutation codes explained above have been identified following simulation analysis of the relative performance of the interleaver. The relative performance of the interleaver has been evaluated using a relative ability of the interleaver to separate successive symbols or an “interleaving quality”. The relative measure of the interleaver quality is determined by defining a distance D (in number of sub-carriers). A criterion C is chosen to identify a number of sub-carriers that are at distance≦D at the output of the interleaver that were at distance≦D at the input of the interleaver, the number of sub-carriers for each distance D then being weighted with respect to the relative distance. The criterion C is evaluated for both odd and even COFDM symbols. Minimising C produces a superior quality interleaver.
(56)
(57) where: N.sub.even(d) and N.sub.odd(d) are number of sub-carriers in an even and odd symbol respectively at the output of the interleaver that remain within d sub-carrier spacing of each other.
(58) As mentioned above, during an experimental analysis of the performance of the interleavers (using criterion C as defined above) and for example shown in
(59) As will be understood, the amount of interleaver memory required to implement a symbol interleaver is dependent on the number of data symbols to be mapped onto the COFDM carrier symbols. Thus a 16 k mode symbol interleaver requires half the memory required to implement a 32 k mode symbol interleaver and similarly, the amount of memory required to implement an 8 k symbol interleaver is half that required to implement a 16 k interleaver. Therefore a transmitter or receiver which is arranged to implement a symbol interleaver of a mode, which sets the maximum number of data symbols which can be carried per OFDM symbol, then that receiver or transmitter will include sufficient memory to implement two odd interleaving processes for any other mode, which provides half or smaller than half the number of sub-carriers per OFDM symbol in that given maximum mode. For example a receiver or transmitter including a 32 k interleaver will have enough memory to accommodate two 16 k odd interleaving processes each with their own 16 k memory.
(60) Therefore, in order to exploit the better performance of the odd interleaving process, a symbol interleaver capable of accommodating multiple modulation modes can be arranged so that only an odd symbol interleaving process is used if in a mode which comprises half or less than half of the number of sub-carriers in a maximum mode, which represents the maximum number of sub-carriers per OFDM symbol. This maximum mode therefore sets the maximum memory size. For example, in a transmitter/receiver capable of the 32 k mode, when operating in a mode with fewer carriers (i.e. 16 k, 8 k, 4 k, or 1 k) then rather than employing separate odd and even symbol interleaving processes, two odd interleavers could be used.
(61) An illustration is shown in
(62) A corresponding example of the interleaver in the receiver, which appears in
(63) Correspondingly, a second subsequent set of data symbols which are recovered from a successive OFDM symbol are written into the second half of the interleaver memory 412 in accordance with the addresses generated by the address generator 542 in a permuted order and read out into the output data stream in a sequential order.
(64) In one example the addresses generated for a first set of data symbols to write into the first half of the interleaver memory 410 can be reused to write a second subsequent set of data symbols into the interleaver memory 412. Correspondingly, the transmitter may also reuse addresses generated for one half of the interleaver for a first set of data symbols for reading out a second set of data symbols which have been written into the second half of the memory in sequential order.
(65) Odd Interleaver with Offset
(66) The performance of an interleaver, which uses two odd interleavers could be further improved by using a sequence of odd only interleavers rather than a single odd only interleaver, so that any bit of data input to the interleave does not always modulate the same carrier in the OFDM symbol.
(67) A sequence of odd only interleavers could be realised by either: adding an offset to the interleaver address modulo the number of data carriers, or using a sequence of permutations in the interleaver
Adding an Offset
(68) Adding an offset to the interleaver address modulo the number of data carriers effectively shifts and wraps-round the OFDM symbol so that any bit of data input to the interleaver does not always modulate the same carrier in the OFDM symbol. Thus the address generator, could optionally include an offset generator, which generates an offset in an address generated by the address generator on the output channel H(q).
(69) The offset would change each symbol. For example, this offset could provide be a cyclic sequence. This cyclic sequence could be, for example, of length 4 and could consist of, for example, prime numbers. For example, such a sequence could be:
(70) 0, 41, 97, 157
(71) Furthermore, the offset may be a random sequence, which may be generated by another address generator from a similar OFDM symbol interleaver or may be generated by some other means.
(72) Using a Sequence of Permutations
(73) As shown in
(74) For example, this could be a cyclic sequence, so that a different permutation code in a set of permutation codes in a sequence is used for successive OFDM symbols and then repeated. This cyclic sequence could be, for example, of length two or four. For the example of the 8 k symbol interleaver a sequence of two permutation codes which are cycled through per OFDM symbol could be for example:
(75) 5 11 3 0 10 8 6 9 2 4 1 7 *
(76) 8 10 7 6 0 5 2 1 3 94 11
(77) whereas a sequence of four permutation codes could be:
(78) 5 11 3 0 10 8 6 9 2 4 1 7 *
(79) 8 10 7 6 0 5 2 1 3 9 4 11
(80) 11 3 6 9 2 7 4 10 5 1 0 8
(81) 10 8 1 7 5 6 0 11 4 2 9 3
(82) The switching of one permutation code to another could be effected in response to a change in the Odd/Even signal indicated on the control channel 108. In response the control unit 224 changes the permutation code in the permutation code circuit 210 via the control line 111.
(83) For the example of a 1 k symbol interleaver, two permutation codes could be:
(84) 4 3 2 1 0 5 6 7 8
(85) 3 2 5 0 1 4 7 8 6
(86) whereas four permutation codes could be:
(87) 4 3 2 1 0 5 6 7 8
(88) 3 2 5 0 1 4 7 8 6
(89) 7 5 3 8 2 6 1 4 0
(90) 1 6 8 2 5 3 4 0 7
(91) Other combinations of sequences may be possible for 2 k, 4 k and 16 k carrier modes or indeed 0.5 k carrier mode. For example, the following permutation codes for each of the 0.5 k, 2 k, 4 k and 16 k provide good de-correlation of symbols and can be used cyclically to generate the offset to the address generated by an address generator for each of the respective modes:
(92) 2 k Mode:
(93) 0 7 5 1 8 2 6 9 3 4 *
(94) 4 8 3 2 9 0 1 5 6 7
(95) 8 3 9 0 2 1 5 7 4 6
(96) 7 0 4 8 3 6 9 1 5 2
(97) 4 k Mode:
(98) 7 10 5 8 1 2 4 9 0 3 6 **
(99) 6 2 7 10 8 0 3 4 1 9 5
(100) 9 5 4 2 3 10 1 0 6 8 7
(101) 1 4 10 3 9 7 2 6 5 0 8
(102) 16 k Mode:
(103) 8 4 3 2 0 11 1 5 12 10 6 7 9
(104) 7 9 5 3 11 1 4 0 2 12 10 8 6
(105) 6 11 7 5 2 3 0 1 10 8 12 9 4
(106) 5 12 9 0 3 10 2 4 6 7 8 11 1
(107) For the permutation codes indicated above, the first two could be used in a two sequence cycle, whereas all four could be used for a four sequence cycle. In addition, some further sequences of four permutation codes, which are cycled through to provide the offset in an address generator to produce a good de-correlation in the interleaved symbols (some are common to the above) are provided below:
(108) 0.5 k Mode:
(109) 3 7 4 6 1 2 0 5
(110) 4 2 5 7 3 0 1 6
(111) 5 3 6 0 4 1 2 7
(112) 6 1 0 5 2 7 4 3
(113) 2 k Mode:
(114) 0 7 5 1 8 2 6 9 3 4 *
(115) 3 2 7 0 1 5 8 4 9 6
(116) 4 8 3 2 9 0 1 5 6 7
(117) 7 3 9 5 2 1 0 6 4 8
(118) 4 k Mode:
(119) 7 10 5 8 1 2 4 9 0 3 6 **
(120) 6 2 7 10 8 0 3 4 1 9 5
(121) 10 3 4 1 2 7 0 6 8 5 9
(122) 0 8 9 5 10 4 6 3 2 1 7
(123) 8 k Mode:
(124) 5 11 3 0 10 8 6 9 2 4 1 7 *
(125) 10 8 5 4 2 9 1 0 6 7 3 11
(126) 11 6 9 8 4 7 2 1 0 10 5 3
(127) 8 3 11 7 9 1 5 6 4 0 2 10
(128) *these are the permutations in the DVB-T standard
(129) **these are the permutations in the DVB-H standard
(130) Examples of address generators, and corresponding interleavers, for the 2 k, 4 k and 8 k modes are disclosed in European patent application number 04251667.4, the contents of which are incorporated herein by reference. An address generator for the 0.5 k mode are disclosed in co-pending UK patent application number 0722553.5. Various modifications may be made to the embodiments described above without departing from the scope of the present invention. In particular, the example representation of the generator polynomial and the permutation order which have been used to represent aspects of the invention are not intended to be limiting and extend to equivalent forms of the generator polynomial and the permutation order.
(131) As will be appreciated the transmitter and receiver shown in
(132) According to one implementation of a receiver, a data processing apparatus is provided to map symbols received from a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol into an output symbol stream.
(133) As explained above the permutation codes and generator polynomial of the interleaver, which has been described with reference to an implementation of a particular mode, can equally be applied to other modes, by changing the predetermined maximum allowed address in accordance with the number of sub-carriers for that mode.
(134) As mentioned above, embodiments of the present invention find application with DVB standards such as DVB-T, DVB-T2 and DVB-H, which are incorporated herein by reference. For example embodiments of the present invention may be used in a transmitter or receiver operating in accordance with the DVB-H standard, in handheld mobile terminals. The mobile terminals may be integrated with mobile telephones (whether second, third or higher generation) or Personal Digital Assistants or Tablet PCs for example. Such mobile terminals may be capable of receiving DVB-H or DVB-T/T2 compatible signals inside buildings or on the move in for example cars or trains, even at high speeds. The mobile terminals may be, for example, powered by batteries, mains electricity or low voltage DC supply or powered from a car battery. Services that may be provided by DVB-H may include voice, messaging, internet browsing, radio, still and/or moving video images, television services, interactive services, video or near-video on demand and option. The services might operate in combination with one another. In other examples embodiments of the present invention finds application with the DVB-T2 standard as specified in accordance with ETSI standard EN 302 755. In other examples embodiments of the present invention find application with the cable transmission standard known as DVB-C2. However, it will be appreciated that the present invention is not limited to application with DVB and may be extended to other standards for transmission or reception, both fixed and mobile.