QUANTUM CASCADE LASER OPTIMIZED FOR EPITAXIAL SIDE-DOWN MOUNTING
20170324220 · 2017-11-09
Inventors
- Richard MAULINI (Marin-Epagnier, CH)
- Alfred BISMUTO (San Jose, CA, US)
- Tobias GRESCH (Lausanne, CH)
- Antoine MÜLLER (Neuchatel, CH)
Cpc classification
H01S5/0234
ELECTRICITY
H01S5/3402
ELECTRICITY
H01S5/026
ELECTRICITY
H01S5/34313
ELECTRICITY
H01S2301/176
ELECTRICITY
International classification
H01S5/34
ELECTRICITY
H01S5/026
ELECTRICITY
H01S5/343
ELECTRICITY
Abstract
For epitaxial-side-down bonding of quantum cascade lasers (QCLs), it is important to optimize the heat transfer between the QCL chip and the heat sink to which the chip is mounted. This is achieved by using a heatsink with high thermal conductivity and by minimizing the thermal resistance between the laser active region and said heatsink. In the epi-down configuration concerned, the active region of the QCL is located only a few micrometers away from the heatsink, which is preferable from a thermal standpoint. However, this design is challenging to implement and often results in a low fabrication yield if no special precautions are taken. Since the active region is very close to the heatsink, solder material may ooze out on the sides of the chip during the bonding process and may short-circuits the device, rendering it unusable. To avoid this happening, the invention proposes to provide a trench all around the chip with the exception of the two waveguide facets, i.e. the ends of the active region. This trench may be etched into the otherwise standard QCL chip or otherwise machined into the chip, providing an initially empty space for the volume of solder displaced by the chip during the epi-down bonding process, which empty space is occupied by the surplus solder without contacting the side of the chip and thus short-circuiting the device.
Claims
1.-10. (canceled)
11. A method of making a semiconductor buried-heterostructure quantum cascade laser chip (
12. The method according to claim 11, wherein the trench is etched into the cladding of the chip.
13. The method according to claim 11, wherein the trench is etched into the burying layer of the chip.
14. The method according to claim 11, wherein the substrate is made of InP, the active region is made of InGaAs and/or AllnAs, the cladding is made of doped InP or InGaAs or AllnAs, and the electrode consists of several layers, at least one of which is Au.
15. The method according to claim 11, further comprising the making of an insulating layer conformally covering at least part of the bottom and the sidewalls of the trench, for insulating the excess solder or other fastening agent from the chip.
16. The method according to claim 13, wherein the trench is etched to a depth of less than the thickness of the burying layer.
17. The method according to claim 11, wherein the trench is etched about 20-50 μm wide and about 4-10 μm deep.
18. The method according to claim 11, wherein the trench is etched to a depth larger than or equal to the thickness of the cladding, and smaller than or equal to the sum of the thicknesses of said cladding and the burying layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0021] The appended drawings show in:
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
DETAILED DESCRIPTION OF THE INVENTION
[0030] Embodiments of the invention are described subsequently in the form of improved RWG, standard BH, and inverted BH QCLs configured for epi-down mounting. It is understood that the present invention can be embodied in various forms. Thus, the embodiments described here are only examples and one skilled in the art may utilize other embodiments without departing from the scope of the present invention.
[0031]
[0032]
[0033] Typical materials for these lasers include III-V materials or compounds, such as InP for the substrate, InGaAs and AlinAs for the active region, InP and/or a ternary such as doped InAlAs or InGaAs for the cladding and Fe-doped InP or InGaAs for the lateral confining or burying layers. The top and bottom electrodes usually consist of several layers, the last one of which is typically Au.
[0034]
[0035]
[0036]
[0037] The epitaxial side of this QCL chip consists of a stripe of active region 26 and cladding 25, which constitutes the core of the waveguide, sandwiched between selectively overgrown semi-insulating semiconductor material, e.g. Fe-doped InP, as burying layer 27. The optional top layer 27a of electrically insulating dielectric material, such as SiN and/or SiO, is open above the active region to provide electrical contact. This layer 27a is not always necessary for BH QCLs, because the burying layer 27 is semi-insulating and thus provides some electrical insulation. However, it is sometimes used as an additional safety measure to prevent possible leakage current in the burying layer. The top surface also comprises the metallic contact 24 and, optionally, a layer of heat-spreading material such as a relatively thick, typically 3-5 μm, electro-plated Au layer. The trench 23 is etched all around the chip with the exception of two typically 50 μm-wide sections centered on the extremities, i.e. facets of the waveguide.
[0038] Leaving about 20 μm of unetched material on both sides of the active region near the facets ensures that the optical mode, which extends into the lateral overgrowth, is not disturbed, and that the heat produced by the segment of the active region close to the facets is efficiently dissipated.
[0039] In the embodiment shown, the trench 23 is about 30 μm wide and 6-7 μm deep. These dimensions are only exemplary and can be changed as desired, e.g. to accommodate for a larger amount of excess solder. It is recommended to keep the trench depth shallower, typically by 1-2 μm, than the lateral overgrowth thickness. In this case, the remaining layer of semi-insulating material at the bottom of the trench insulates the substrate from the solder and it is not necessary to cover the bottom and the sidewalls of the trench with an insulator. A deeper trench may also be utilized, provided that its bottom and sidewalls are coated with a conformal insulation layer, such as an SiN and/or SiO dielectric layer.
[0040]
[0041] The BH QCL shown in
[0042] The novel structural element according to the invention is the trench 29, serving as the desired receptacle for excessive solder. This trench 29 extends all around the chip with the exception of the laser facets.
[0043] In the case of this inverted BH QCL, the trench 29 is formed by completely etching away the electrically conductive cladding layer, the remainder of which is shown in the figure at 32. The semi-insulating material of the burying layer 33 provides electrical insulation to prevent shorts. Optionally, a conformal insulating coating 33a on top of the device and/or in the trenches my be deposited.
[0044] In the case of inverted BH, trenches have the additional benefit of removing electrical connection between adjacent devices, hence enabling to test each device of a laser bar individually. This is advantageous, for example, to pre-screen devices in bar form after defining facets or after the deposition of facet coatings, prior to singulation.
[0045] When such solder relief trenches were implemented, it was observed that the fraction of BH QCL devices which got shorted during epi-down bonding was minimzed, it actually approached zero.
[0046]
[0047] The RWG QCL shown in
[0048] As mentioned above, the top surface of the epitaxial side of the RWG QCL chip is covered by an electrically insulating layer 35 of dielectric material, such as SiN and/or SiO, which is only open on top of the active region for electrical contact. This insulating layer 35 is essential for RWG QCLs, because the unetched material on the sides of the active region 38 is conductive and connecting it would result in paramount leakage current. As for BH QCLs described above, the top surface also comprises a metallic contact 36 and an optional layer of heat-spreading material such as thick (typically 3-5 μm) electro-plated gold. According to the invention, a trench 35 is etched all around the chip, with the exception of the area of the two waveguide facets.
[0049] Contrary to the case of BH QCLs, it is not necessary to leave unetched material on the sides of the active region at the laser facet in RWG QCLs because the optical mode does not extend into it and it does not contribute significantly to heat dissipation. In the embodiment shown, a trench width of 30 μm and a depth of 6-7 μm was chosen. These dimensions are only exemplary and can be changed as desired, e.g. to accommodate for a larger volume of excess solder. In the case of RWG QCLs, it is critical to cover the trench bottom and sidewalls with an insulating conformal coating, such as a SiN and/or SiO dielectric layer.
[0050] In the preferred embodiment of epi-down optimized RWG QCLs, shown in
[0051] QCLs chips processed in accordance to the present invention may, for instance, be mounted epi-down on aluminum nitride (AlN) submounts with vacuum-deposited gold-tin (AuSn) solder.
[0052] Although this description focuses on QCLs, the present invention may also be used with other types of edge-emitting semiconductor lasers, including but not limited to
[0053] RWG Interband Cascade Lasers (ICLs) and RWG and BH diode lasers. Furthermore, it may also be used to improve the epi-down bonding fabrication yield of vertically emitting lasers such as vertical-cavity surface emitting lasers (VCSELs) and vertical-external-cavity surface emitting lasers (VECSELs) which emit light through the substrate. In the case of non-edge-emitting lasers, a solder relief trench may simply be etched uniformly all around the chip.
[0054]
[0055] In conclusion, the presented novel device geometry, applicable to various QCLs and similar laser designs, does neither affect, especially reduce, laser performance nor die shear strength, but avoids the risk of short circuit during the epitaxial-side-down bonding process.