Method of fabricating semiconductor package having semiconductor element
09812340 · 2017-11-07
Assignee
Inventors
- Chiang-Cheng Chang (Taichung, TW)
- Meng-Tsung Lee (Taichung, TW)
- Jung-Pang Huang (Taichung, TW)
- Shih-Kuang Chiu (Taichung, TW)
- Fu-Tang Huang (Taichung, TW)
Cpc classification
H01L24/19
ELECTRICITY
H01L2221/68359
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L21/76834
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/24153
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L24/96
ELECTRICITY
H01L21/76877
ELECTRICITY
H01L2221/68381
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L2221/68318
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/568
ELECTRICITY
International classification
H01L21/00
ELECTRICITY
H01L21/768
ELECTRICITY
Abstract
A method of fabricating a semiconductor package is provided, including: disposing a plurality of semiconductor elements on a carrier through an adhesive layer in a manner that a portion of the carrier is exposed from the adhesive layer; forming an encapsulant to encapsulate the semiconductor elements; removing the adhesive layer and the carrier to expose the semiconductor elements; and forming a build-up structure on the semiconductor elements. Since the adhesive layer is divided into a plurality of separated portions that will not affect each other due to expansion or contraction when temperature changes, the present invention prevents positional deviations of the semiconductor elements during a molding process, thereby increasing the alignment accuracy.
Claims
1. A method of fabricating a semiconductor package, comprising: providing a carrier having at least a semiconductor element disposed on a surface thereof, wherein the semiconductor element has opposite first and second surfaces, and the first surface of the semiconductor element is attached to the carrier through an adhesive layer in a manner that a portion of the surface of the carrier is exposed from the adhesive layer; forming a polymer layer on the exposed surfaces of the carrier and the second surface of the semiconductor element; forming an encapsulant on the carrier to encapsulate the polymer layer and the semiconductor element, wherein the encapsulant has opposite top and bottom surfaces and the bottom surface of the encapsulant is in contact with the polymer layer; removing the adhesive layer and the carrier such that the first surface of the semiconductor element is exposed from the bottom surface of the encapsulant, and the first surface of the semiconductor element is on a lower level than the bottom surface of the encapsulant, wherein the polymer layer is formed between the semiconductor element and the encapsulant, the polymer layer extends onto the bottom surface of the encapsulant, the polymer layer is free from being formed on the first surface of the semiconductor element, and the first surface of the semiconductor element and the polymer layer form a step structure; and forming a build-up structure on the exposed surface of the semiconductor element and on the polymer layer on the bottom surface of the encapsulant.
2. The method of claim 1, wherein the semiconductor element has a plurality of electrode pads, and the first surface of the semiconductor element is exposed from the polymer layer.
3. The method of claim 2, wherein the build-up structure is formed on the first surface of the semiconductor element, and has at least a dielectric layer, a circuit layer formed on the dielectric layer, and a plurality of conductive vias formed in the dielectric layer for electrically connecting the circuit layer and the electrode pads.
4. The method of claim 1, before removing the adhesive layer and the carrier, further comprising: forming a plurality of through holes at positions close to the semiconductor element, the through holes penetrating the encapsulant and the polymer layer; forming a plurality of conductive posts in the through holes; forming a plurality of conductive traces on the top surface of the encapsulant for electrically connecting the conductive posts; and forming an insulating layer on the top surface of the encapsulant and the conductive traces.
5. The method of claim 4, wherein the semiconductor element has a plurality of electrode pads, and the first surface of the semiconductor element is exposed from the polymer layer.
6. The method of claim 5, wherein the build-up structure is formed on the first surface of the semiconductor element, and has at least a dielectric layer, a circuit layer formed on the dielectric layer, and a plurality of conductive vias formed in the dielectric layer for electrically connecting the circuit layer, the electrode pads and the conductive posts.
7. The method of claim 1, wherein disposing the semiconductor element on the carrier comprises: forming an adhesive layer on the entire surface of the carrier; disposing the semiconductor element on the adhesive layer, with a portion of the adhesive layer exposed from the semiconductor element; and removing the exposed portion of the adhesive layer.
8. The method of claim 7, wherein disposing the semiconductor element on the carrier further comprises the steps of: before disposing the semiconductor element on the adhesive layer, covering a portion of the adhesive layer with a mask such that the remaining portion of the adhesive layer used for disposing the semiconductor element is exposed from the mask; and exposing the remaining portion of the adhesive layer to light.
9. The method of claim 1, wherein the semiconductor element has a plurality of electrode pads, and the first surface of the semiconductor element is exposed from the bottom surface of the encapsulant.
10. The method of claim 9, wherein the build-up structure is formed on the first surface of the semiconductor element, and has at least a dielectric layer, a circuit layer formed on the dielectric layer, and a plurality of conductive vias formed in the dielectric layer for electrically connecting the circuit layer and the electrode pads.
11. The method of claim 1, wherein the build-up structure has a plurality of conductive pads so as for conductive elements to be formed thereon.
12. The method of claim 1, further comprising, prior to removing the adhesive layer and the carrier: forming a plurality of through holes at positions close to the semiconductor element, the through holes penetrating the encapsulant; forming a plurality of conductive posts in the through holes; forming a plurality of conductive traces on the top surface of the encapsulant for electrically connecting the conductive posts; and forming an insulating layer on the top surface of the encapsulant and the conductive traces.
13. The method of claim 12, wherein the semiconductor element has a plurality of electrode pads, and the first surface of the semiconductor element is exposed from the bottom surface of the encapsulant.
14. The method of claim 13, wherein the build-up structure is formed on the first surface of the semiconductor element, and has at least a dielectric layer, a circuit layer formed on the dielectric layer, and a plurality of conductive vias formed in the dielectric layer for electrically connecting the circuit layer, the electrode pads and the conductive posts.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1)
(2)
(3)
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
(4) The following illustrative embodiments are provided to illustrate the disclosure of the present invention, these and other advantages and effects can be apparent to those in the art after reading this specification.
(5) It should be noted that all the drawings are not intended to limit the present invention. Various modification and variations can be made without departing from the spirit of the present invention. Further, terms, such as “top”, “bottom”, “first”, “second”, “a” etc., are merely for illustrative purpose and should not be construed to limit the scope of the present invention.
(6)
(7) Subsequently, referring to
(8) Referring to
(9) Referring to
(10) Referring to
(11) Referring to
(12) Referring to
(13) Referring to
(14) Referring to
(15) The outermost circuit layer 212 of the build-up structure 21 further has a plurality of conductive pads 214 so as for a plurality of conductive elements 22 such as solder balls to be formed thereon.
(16) Then, a singulation process is performed to obtain a plurality of semiconductor packages, as shown in
(17) Referring to
(18)
(19) Referring to
(20) Referring to
(21) Referring to
(22) Referring to
(23) Referring to
(24) Referring to
(25) Further, a singulation process is performed to obtain a plurality of semiconductor packages having conductive posts 23. The exposed portions of the conductive traces 24 can be used for connecting other electronic elements such as semiconductor packages.
(26) The present invention further provides a semiconductor package, which has: an encapsulant 20 having opposite top and bottom surfaces 20a, 20b; at least a semiconductor element 16 embedded in the encapsulant 20, wherein the semiconductor element 16 has opposite first and second surfaces 16a, 16b, and the first surface 16a of the semiconductor element 16 is exposed from the bottom surface 20b of the encapsulant 20; a polymer layer 18 formed between the semiconductor element 16 and the encapsulant 20 and extending on the bottom surface 20b of the encapsulant 20, wherein the polymer layer 18 and the first surface 16a of the semiconductor element 16 form a step structure; and a build-up structure 21 formed on the first surface 16a of the semiconductor element 16. The first surface 16a of the semiconductor element 16 has a plurality of electrode pads 161, and the build-up structure 21 has at least a dielectric layer 211, a circuit layer 212 formed on the dielectric layer 211, and a plurality of conductive vias 213 formed in the dielectric layer 211 for electrically connecting the circuit layer 212 and the electrode pads 161. The build-up structure 21 further has a plurality of conductive pads 214 so as for conductive elements 22 to be formed thereon.
(27) In an embodiment, the semiconductor package further has a plurality of through holes 201 formed at positions close to the semiconductor element 16 and penetrating the encapsulant 20 and the polymer layer 18; a plurality of conductive posts 23 formed in the through holes 201; a plurality of conductive traces 24 formed on the top surface 20a of the encapsulant 20 for electrically connecting the conductive posts 23; and an insulating layer 25 formed on the top surface 20a of the encapsulant 20 and the conductive traces 24. In an embodiment, the first surface 16a of the semiconductor element 16 has a plurality of electrode pads 161, and the build-up structure 21 has at least a dielectric layer 211, a circuit layer 212 formed on the dielectric layer 211, and a plurality of conductive vias 213 formed in the dielectric layer 211 for electrically connecting the circuit layer 212, the electrode pads 161 and the conductive posts 23.
(28) According to the present invention, the photosensitive characteristic of the adhesive layer enables the adhesive layer to be divided into a plurality of separated adhesive units, thereby preventing the adhesive units from affecting each other due to expansion or contraction when temperature changes. Further, by forming a polymer layer on the exposed surfaces of the carrier and the semiconductor element, the position of the semiconductor element is fixed such that no positional deviation occurs during a molding process, thereby increasing the alignment accuracy and improving the product yield.
(29) The above-described descriptions of the detailed embodiments are only to illustrate the preferred implementation according to the present invention, and it is not to limit the scope of the present invention. Accordingly, all modifications and variations completed by those with ordinary skill in the art should fall within the scope of present invention defined by the appended claims.