Process for producing an electrode in a base substrate and electronic device
11251053 ยท 2022-02-15
Assignee
Inventors
Cpc classification
H01L21/32055
ELECTRICITY
H01L21/32155
ELECTRICITY
H01L21/28556
ELECTRICITY
H01L29/66181
ELECTRICITY
International classification
H01L21/00
ELECTRICITY
H01L21/3205
ELECTRICITY
Abstract
An electrode is included in a base substrate. A trench is produced in the base substrate. The trench is filled with an annealed amorphous material to form the electrode. The electrode is made of a crystallized material which includes particles that are implanted into a portion of the electrode that is located adjacent the front-face side of the base substrate.
Claims
1. A process for producing an electrode in a base semiconductor substrate, comprising the following steps: producing a trench extending into the base semiconductor substrate from a front face thereof; filling the trench with an amorphous material; implanting particles into a first portion of the amorphous material filing the trench that is located adjacent the front face of the base semiconductor substrate without implanting particles into a second portion of the amorphous material filing the trench that is located in the trench below the first portion; and carrying out an annealing heat treatment for oxidizing and crystallizing the amorphous material filing the trench so as to form, in the trench, an electrically conductive electrode.
2. The process according to claim 1, wherein producing the trench comprises performing an etching.
3. The process according to claim 1, wherein filling the trench comprises depositing the amorphous material by CVD (chemical vapor deposition) or ALD (atomic layer deposition).
4. The process according to claim 1, wherein implanting particles comprises performing a plasma ion implantation.
5. The process according to claim 1, wherein the amorphous material is amorphous silicon and the electrode is crystallized silicon or polysilicon.
6. The process according to claim 1, further comprising, before implanting particles, performing a chemical-mechanical polishing to remove the layer of amorphous material filing the trench deposited on top of the front face of the base semiconductor substrate.
7. The process according to claim 1, further comprising, before filling, producing an intermediate dielectric layer on walls of the trench.
8. The process according to claim 7, further comprising, before implanting particles, performing a chemical-mechanical polishing to remove a portion of the intermediate dielectric layer deposited on top of the front face of the base semiconductor substrate.
9. The process according to claim 7, wherein the intermediate dielectric layer is made of silicon oxide.
10. The process according to claim 1, further comprising covering the front face of the base semiconductor substrate with a temporary layer that forms a mask and wherein producing comprises performing an etching through the mask.
11. The process according to claim 10, further comprising, after the carrying out an annealing heat treatment, removing the temporary layer.
12. The process according to claim 10, further comprising: selectively chemically etching to recess a front portion of the filler to a depth which corresponds to a thickness of the temporary layer.
13. The process according to claim 10, wherein the temporary layer is silicon nitride.
14. The process according to claim 1, further comprising depositing a front dielectric layer on top of the front face of the base semiconductor substrate and covering the electrically conductive electrode.
15. The process according to claim 14, further comprising depositing a local electrically conductive layer on the front dielectric layer and above the electrically conductive electrode.
16. The process according to claim 1, wherein the particles implanted into the portion of the amorphous material filing the trench comprise fluorine.
17. The process according to claim 1, wherein the implanted particles counter the formation, as a result of carrying out the annealing heat treatment, of bubbles or craters at an upper surface of the electrically conductive electrode.
18. The process according to claim 1, wherein filling the trench with the amorphous material comprises depositing the amorphous material in the trench so that an upper surface of the amorphous material filling the trench is coplanar with the front face of the base semiconductor substrate, and wherein the first portion of the amorphous material is adjacent the upper surface.
19. The process according to claim 1, wherein filling the trench with the amorphous material comprises completely filling the trench with the amorphous material.
20. An electronic device, comprising: a base semiconductor substrate having a front face and including a trench extending into the base semiconductor substrate from the front face; and an electrically conductive electrode filling the trench and insulated from the base semiconductor substrate; wherein a first portion of the electrically conductive electrode located adjacent the front face of the base semiconductor substrate comprises particle implants or inclusions and wherein a second portion of the filler material that is located in the trench below the first portion does not have said particle implants or inclusions.
21. The device according to claim 20, further comprising an intermediate dielectric layer that covers the walls of the trench; the intermediate dielectric layer being interposed between the walls of the trench and the electrically conductive electrode.
22. The device according to claim 20, further comprising a front dielectric layer on top of the front face of the base semiconductor substrate and covering the electrically conductive electrode.
23. The device according to claim 22, further comprising a local electrically conductive layer on top of the front dielectric layer and above the electrically conductive electrode.
24. The device according to claim 20, wherein the particle implants or inclusions comprise fluorine.
25. The device according to claim 20, wherein the particle implants or inclusions counter the formation of bubbles or craters at an upper surface of the electrically conductive electrode.
26. The device according to claim 20, wherein the electrically conductive electrode filling the trench is made of an annealed amorphous material forming a crystallized material including said first and second portions.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) An electronic device including an integrated electrode and modes of fabrication of this electronic device will now be described by way of exemplary embodiments, illustrated by the drawing, in which:
(2)
(3)
DETAILED DESCRIPTION
(4) An integrated electronic device 1, illustrated in
(5) The integrated electronic device 1 comprises an integrated electrode 5, for example made of polysilicon, which is formed in the trench 4 in the base substrate 2.
(6) The integrated electronic device 1 comprises an intermediate dielectric layer 6, for example made of silicon oxide, which is inserted between the walls of the trench 4 and the electrode 5. There is therefore capacitive coupling between the electrode 5 and the base substrate 2.
(7) The front face 7 of the electrode 5 and the end edge 8 of the intermediate dielectric layer 6 lie in the plane of the front face 3 of the base substrate 2.
(8) According to one variant embodiment, the integrated electronic device 1 comprises a front dielectric layer 9, for example made of silicon oxide, which covers, locally around the trench 4, the front face 3 of the base substrate 2, and which covers the front face 7 of the electrode 5 and the end edge 8 of the intermediate dielectric layer 6.
(9) The integrated electronic device 1 further comprises a front local conductive layer 10 which lies locally on top of the front dielectric layer 9, in the region above the electrode 5. This front local conductive layer 10 is for example made of doped polysilicon (doped with As, P, B or other) or of metal (TiN, TaN, TiAlN, W, Al or other).
(10) There is therefore capacitive coupling between the electrode 5 and the front local conductive layer 10.
(11) The structure described above may advantageously form part, for example an electrical contact, of a CMOS integrated electronic component.
(12) The integrated electronic device 1 is fabricated in the following way.
(13) As illustrated in
(14) Next, as illustrated in
(15) Next, as illustrated in
(16) Next, as illustrated in
(17) Next, as illustrated in
(18) Next, as illustrated in
(19) Next, as illustrated in
(20) The temporary layer 11 and the dielectric layer 6 form barriers to implantation into the base substrate 2.
(21) Since the filler 5a is made of amorphous silicon, the implanted particles 20 are advantageously fluorine particles.
(22) Next, as illustrated in
(23) By virtue of the prior operation of ion-implanting fluorine particles into the amorphous silicon, there is, within the implanted front thickness 21 of the filler 5a, a change in the oxidation and in the crystallization of the amorphous material in relation to the rest of the filler 5a, and a change in the texture of the grains in the crystallized material. The effect of this is to counter the formation of microbubbles or nanobubbles and microcraters or nanocraters at the surface such that the surface state 18 of the electrode 5, up to its edges adjacent to the dielectric layer 6, is improved.
(24) After this, as illustrated in
(25) Then, in later steps, the dielectric layer 9 and the conductive layer 10 are deposited so as to obtain the device 1 of
(26) By virtue of the improved state of the surface 18 of the electrode 5, the interface 7 between the electrode 5 in the dielectric layer 9, which are adjacent, is improved such that the voltage referred to as the breakdown voltage and the voltage withstand over time are increased.
(27) According to one variant embodiment, the ion implantation step 19 of
(28) According to one variant embodiment, the electrode 5 could be connected to an electrical connection line that passes through the base substrate 2, which line is electrically insulated and reaches the deep portion of the electrode 5 opposite its front face 7.
(29) Of course, the electronic device 1 may comprise a plurality of trenches 4, for example in parallel, provided, respectively, with electrodes 5 separated from the base substrate 2 by dielectric layers 6. The fabrication steps described above are then performed simultaneously in order to obtain such an electrical device.