Stud bump structure for semiconductor package assemblies
09768137 · 2017-09-19
Assignee
Inventors
- Meng-Tse Chen (Changzhi Township, TW)
- Hsiu-Jen Lin (Zhubei, TW)
- Chih-Wei Lin (Xinfeng Township, TW)
- Cheng-Ting Chen (Taichung, TW)
- Ming-Da Cheng (Jhubei, TW)
- Chung-Shi Liu (Hsinchu, TW)
Cpc classification
H01L2924/15787
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/13076
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/14179
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/14136
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/73104
ELECTRICITY
H01L2924/15787
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/0651
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/17135
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2224/14135
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
Abstract
A semiconductor package structure comprises a substrate, a die bonded to the substrate, and one or more stud bump structures connecting the die to the substrate, wherein each of the stud bump structures having a stud bump and a solder ball encapsulating the stud bump to enhance thermal dissipation and reduce high stress concentrations in the semiconductor package structure.
Claims
1. A package structure, comprising: a die bonded to a substrate, wherein the die has a first periphery region adjacent a first edge of the die and a second periphery region adjacent a second edge of the die opposing the first edge of the die, and a center region interposing the first and second periphery regions; a plurality of stud bump structures connecting the die to the substrate, wherein each stud bump structure of the plurality of stud bump structures comprises a stud bump and a solder ball encapsulating the stud bump; and a plurality of conductive structures connecting the die to the substrate, wherein each of the conductive structures is free of an encapsulating configuration, wherein the plurality of stud bump structures and the plurality of conductive structures are arranged in a predetermined pattern wherein the plurality of stud bump structures are disposed within the first and second periphery regions of the die and the plurality of conductive structures are disposed in the center region of the die; and an underfill between the die and the substrate.
2. The package structure of claim 1, wherein a stud bump of the plurality of stud bump structures is connected to a bond pad.
3. The package structure of claim 1, wherein a conductive structure of the plurality of conductive structures is a solder bump connecting the die to the substrate.
4. The package structure of claim 1, wherein a conductive structure of the plurality of conductive structures is a copper pillar connecting the die to the substrate.
5. The package structure of claim 1, wherein each stud bump of the plurality of stud bump structures has a material comprising aluminum, aluminum alloy, copper, copper alloy, gold, or gold alloy.
6. The package structure of claim 1, wherein the underfill is disposed between the plurality of stud bump structures.
7. The package structure of claim 1, wherein a first one of the plurality of stud bump structures connects the die to the substrate at a first corner of the die in the first periphery region and a second one of the plurality of stud bump structures connects the die to the substrate at a second corner of the die in the second periphery region.
8. A package on package structure, comprising: a first substrate; a first die bonded to the first substrate; a second substrate disposed over the first die and bonded to the first substrate, such that the first die interposes the first and second substrates; a second die bonded to the second substrate; a plurality of first stud bump structures connecting the second substrate to the first substrate, wherein each first stud bump structure of the plurality of first stud bump structures comprises a stud bump disposed on a top surface of the first substrate and a solder ball encapsulating the stud bump, wherein the solder ball extends from the top surface of the first substrate to a bond pad disposed on a bottom surface of the second substrate; and a plurality of conductive structures connecting the second substrate to the first substrate, wherein each conductive structure of the plurality of conductive structures is free of an encapsulating configuration, wherein the plurality of first stud bump structures and the plurality of conductive structures are arranged in a predetermined pattern over the first substrate, wherein the predetermined pattern includes the plurality of first stud bump structures disposed adjacent a center-region of a lateral side of the first die and the plurality of conductive structures disposed adjacent a corner-region of the first die.
9. The package on package structure of claim 8, wherein a stud bump of the plurality of first stud bump structures is connected to a bond pad.
10. The package on package structure of claim 8, wherein the conductive structure is a solder bump connecting the second substrate to the first substrate.
11. The package on package structure of claim 8, further comprising one or more copper pillars connecting the first die to the first substrate.
12. The package on package structure of claim 8, wherein each stud bump of the plurality of first stud bump structures has a material comprising aluminum, aluminum alloy, copper, copper alloy, gold, or gold alloy.
13. The package on package structure of claim 8, further comprising one or more second stud bump structures connected to an underside of the first substrate, wherein the one or more second stud bump structures comprise a stud bump and a solder ball encapsulating the stud bump.
14. A structure, comprising: a member being a die or a substrate; a plurality of stud bump structures on a surface of the member, each stud bump structure of the plurality of stud bump structures comprising: a bond pad; a conductive wire metallically connected to the bond pad, wherein the conductive wire forms a stud bump over the bond pad; and a solder ball soldered to a top surface of the stud bump, the solder ball encapsulating the stud bump, wherein the solder ball has an exposed curvilinear surface over the top surface of the stud bump; a solder bump on the surface of the member, wherein the solder bump is free of an encapsulating configuration; and a moulding material around the plurality of stud bump structures and the solder bump.
15. The structure of claim 14, wherein the conductive wire comprises aluminum, aluminum alloy, copper, copper alloy, gold, or gold alloy.
16. The structure of claim 14, wherein the conductive wire comprises a lead-free conductor.
17. The structure of claim 14, wherein the top of the stud bump forms a tail.
18. The package structure of claim 1, wherein each stud bump of the plurality of stud bump structures has a material comprising aluminum or aluminum alloy.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1) Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
DETAILED DESCRIPTION
(11) In the following description, specific details are set forth to provide a thorough understanding of embodiments of the present disclosure. However, one having an ordinary skill in the art will recognize that embodiments of the disclosure can be practiced without these specific details. In some instances, well-known structures and processes are not described in detail to avoid unnecessarily obscuring embodiments of the present disclosure.
(12) Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present disclosure. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. It should be appreciated that the following figures are not drawn to scale; rather, these figures are merely intended for illustration.
(13) Illustrated in
(14) For applications in which more of a standoff is desirable to help compensate for thermal mismatch, in another embodiment a method allows for the stacking of one stud bump on top of another.
(15) The method 2 includes a block 10, in which a solder ball is soldered onto a top surface of the stud bump, the solder ball encapsulating the stud bump. In
(16) It is understood that additional processes may be performed before, during, or after the blocks 2-10 shown in
(17) Inventive aspects of the present disclosure can be implemented in a variety of semiconductor package assemblies, such as flip chip, wafer level chip scale package, and package on package assemblies to enhance thermal dissipation and reduce high stress concentrations in the package assemblies.
(18)
(19)
(20)
(21) To further dissipate heat from first die 135 and/or second die 145 and enhance thermal dissipation, one or more stud bump structures 75b are attached to an underside of first substrate 130, according to another embodiment.
(22) It is understood that some of the above figures have been simplified for a better understanding of the inventive concepts of the present disclosure. The specific features and materials that are described in the above figures are not intended to limit additional or alternative applications of the present disclosure.
(23) It is further understood that
(24) Advantages of one or more embodiments of the present disclosure may include one or more of the following.
(25) In one or more embodiments, the thermal dissipation of the package structure is enhanced.
(26) In one or more embodiments, the package structure is strengthened.
(27) In one or more embodiments, cracks in solder balls or solder bumps caused by stress are reduced.
(28) In one or more embodiments, the propagation of cracks that may form in solder balls or solder bumps is reduced, thus increasing the overall reliability of the package structure.
(29) The present disclosure has described various exemplary embodiments. According to one embodiment, a package structure, includes a substrate, a die bonded to the substrate, and one or more stud bump structures connecting the die to the substrate, wherein each of the stud bump structures having a stud bump and a solder ball encapsulating the stud bump to enhance thermal dissipation and reduce high stress concentrations in the package structure.
(30) According to another embodiment, a package on package structure, includes a first substrate, a first die bonded to the first substrate, a second substrate disposed over the first die and bonded to the first substrate, a second die bonded to the second substrate, and one or more first stud bump structures connecting the second substrate to the first substrate, wherein each of the first stud bump structures having a stud bump and a solder ball encapsulating the stud bump to enhance thermal dissipation and reduce high stress concentrations in the package on package structure.
(31) According to yet another embodiment, a method of forming a stud bump structure in a package structure, includes providing a conductive wire, pressing one end of the conductive wire to a bond pad and melting the conductive wire end to form a stud bump on the bond pad, severing the other end of the conductive wire close above the stud bump, and soldering a solder ball to a top surface of the stud bump, the solder ball encapsulating the stud bump.
(32) In the preceding detailed description, specific exemplary embodiments have been described. It will, however, be apparent to a person of ordinary skill in the art that various modifications, structures, processes, and changes may be made thereto without departing from the broader spirit and scope of the present disclosure. The specification and drawings are, accordingly, to be regarded as illustrative and not restrictive. It is understood that embodiments of the present disclosure are capable of using various other combinations and environments and are capable of changes or modifications within the scope of the claims.