Power semiconductor device with a double metal contact and related method
09761550 ยท 2017-09-12
Assignee
Inventors
- Robert Montgomery (Cardill, GB)
- Hugo Burke (Llantrisant, GB)
- Phillip Parsonage (Penarth, GB)
- Susan Johns (Cardiff, GB)
- David Paul Jones (South Glamorgan, GB)
Cpc classification
H01L2224/0401
ELECTRICITY
H01L29/66734
ELECTRICITY
H01L2924/13091
ELECTRICITY
H01L24/10
ELECTRICITY
H01L24/02
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/11466
ELECTRICITY
H01L2224/11831
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
Abstract
A power semiconductor device that includes a stack of a thin metal layer and a thick metal layer over the active region thereof, and a method for the fabrication thereof.
Claims
1. A method of fabricating a power semiconductor device, said method comprising: depositing a first metal layer over an active region formed in a semiconductor body, said active region including source regions and gate electrodes; dry etching said first metal layer to obtain a first source metal layer and a metallic gate bus that is laterally spaced from said first source metal layer; forming a buffer body over said gate bus; depositing a second metal layer over said first metal layer and over said buffer body; and patterning said second metal layer to obtain a first pad which contacts said first source metal layer and a second pad spaced from said first pad, said second pad being separated from said metallic gate bus by said buffer body, said second pad being electrically coupled to said metallic gate bus by an insulated via that extends through said buffer body.
2. The method of claim 1, wherein said first metal layer and said gate bus are less than 2 microns thick.
3. The method of claim 1, wherein said second metal layer is more than 4 microns thick.
4. The method of claim 1, wherein said second metal layer is more than 4-20 microns thick.
5. The method of claim 1, wherein said buffer body comprises polyimide.
6. The method of claim 1, further comprising a hermetic sealant body disposed between said gate bus and said buffer body.
7. The method of claim 6, wherein said hermetic sealant body comprises a stack of PSG and silicon nitride.
8. A method of fabricating a power semiconductor device, said method comprising: depositing a first metal layer over an active region formed in a semiconductor body, said active region including source regions and gate electrodes; dry etching said first metal layer to obtain a first source metal layer and a gate bus that is laterally spaced from said first source metal layer, said gate bus including a metallic gate bus over a polysilicon gate bus and an insulation body between said polysilicon gate bus and said semiconductor body, wherein said gate bus is not disposed within a trench; forming a buffer body over said gate bus; depositing a second metal layer over said first metal layer and over said buffer body; and patterning said second metal layer to obtain a first pad which contacts said first source metal layer and a second pad spaced from said first pad, said second pad being separated from said gate bus by said buffer body, said second pad being electrically coupled to said gate bus by an insulated via that extends through said buffer body.
9. The method of claim 8, wherein a gate pad is coupled to said metallic gate bus through said buffer body.
10. The method of claim 8, wherein said first metal layer is less than 2 microns thick.
11. The method of claim 8, wherein said metallic gate bus is less than 2 microns thick.
12. The method of claim 8, wherein said second metal layer is more than 4 microns thick.
13. The method of claim 8, wherein said second metal layer is more than 20 microns thick.
14. The method of claim 8, wherein said buffer body comprises polyimide.
15. The method of claim 8, further comprising a hermetic sealant body between said gate bus and said buffer body.
16. The method of claim 15, wherein said hermetic sealant body comprises a stack of PSG and silicon nitride.
17. A method of fabricating a power semiconductor device, said method comprising: depositing a first metal layer over an active region formed in a semiconductor body, said active region including source regions and gate electrodes; dry etching said first metal layer to obtain a first source metal layer and a metallic gate bus that is laterally spaced from said first source metal layer; forming a buffer body over said gate bus; and depositing a second metal layer over said first metal layer and over said buffer body, wherein a hermetic sealant body is disposed between said gate bus and said buffer body.
18. The method of claim 17, wherein said hermetic sealant body comprises a stack of PSG and silicon nitride.
Description
BRIEF DESCRIPTION OF THE FIGURES
(1)
(2)
(3)
(4)
DETAILED DESCRIPTION OF THE FIGURES
(5) Referring to
(6) Metallic gate bus 28 is preferably disposed over and ohmically coupled to a polysilicon gate bus 34 which is connected to gate electrodes 20. Polysilicon gate bus 34 is disposed over an insulation body 36 (e.g. SiO.sub.2), which is atop semiconductor body 10 to insulate polysilicon gate bus 34 from semiconductor body 10. Metallic gate bus 28 is coupled to a metallic gate pad 29 (
(7) Referring to
(8) Preferably, first metal layer 26 and metallic gate bus 28 are less than 2 microns thick, while second metal layer 32 is between 4 to 20 microns thick. Furthermore, buffer body 30 is made of polyimide, while hermetic sealant body 38 is a stack including a layer of photo silicate glass 40 (PSG), and a silicon nitride layer 42 between PSG 40 and buffer body 30.
(9) Referring next to
(10) A layer of PSG 40 is then deposited followed by the deposition of a layer of silicon nitride 42, both layers covering first metal layer 26, metallic gate bus 28 and the space between gate bus 28 and first metal layer 26 (see
(11) The following are some of the advantages of having two metal layers according to the present invention particularly, but not limited to, on low voltage power MOSFETs.
(12) Thus, the use of two metal layers according to the present invention allows for better active area usage by allowing the area under the gate pad to be utilized for active cells, which may be especially important for flip-mountable devices that require larger gate pads and allowing large shrinkage in the metal space design rules.
(13) A device according to the present invention may also exhibit lower Rdson resulting from a lower metal spreading resistance due to the thick metal stack of the first and second metal layers. For example, 10% reduction in overall silicon RDson has been shown possible.
(14) A device according to the present invention may further exhibit lower controlled Rg because it can include multiple gate buses (not normally feasible in flip-mountable devices that require large source contacts) in the first metal layer that do not consume much active area due to the tighter design rules
(15) Note that although in the preferred embodiment polyimide is used to form buffer body 30 other materials may be used without deviating from the scope and spirit of the present invention. For example, other organic films such as BCB, or even a thick planarised hard dielectric body, such as a stack of TEOS/SOG/TEOS, can be used instead of polyimide.
(16) The seal provided over the metallic gate bus also contributes further to the reliability of the device.
(17) Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein, but only by the appended claims.