TRENCH PROCESS AND STRUCTURE FOR BACKSIDE CONTACT SOLAR CELLS WITH POLYSILICON DOPED REGIONS
20220209037 · 2022-06-30
Assignee
Inventors
Cpc classification
H01L31/022441
ELECTRICITY
Y02E10/547
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L31/0745
ELECTRICITY
H01L31/02366
ELECTRICITY
Y02P70/50
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L31/02363
ELECTRICITY
H01L31/0682
ELECTRICITY
H01L31/028
ELECTRICITY
H01L31/0747
ELECTRICITY
H01L31/022458
ELECTRICITY
H01L31/03682
ELECTRICITY
Y02E10/546
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L31/035272
ELECTRICITY
H01L31/1804
ELECTRICITY
H01L31/068
ELECTRICITY
H01L31/182
ELECTRICITY
International classification
H01L31/068
ELECTRICITY
H01L31/028
ELECTRICITY
H01L31/0352
ELECTRICITY
H01L31/0745
ELECTRICITY
H01L31/0747
ELECTRICITY
Abstract
A solar cell includes polysilicon P-type and N-type doped regions on a backside of a substrate, such as a silicon wafer. A trench structure separates the P-type doped region from the N-type doped region. Each of the P-type and N-type doped regions may be formed over a thin dielectric layer. The trench structure may include a textured surface for increased solar radiation collection. Among other advantages, the resulting structure increases efficiency by providing isolation between adjacent P-type and N-type doped regions, thereby preventing recombination in a space charge region where the doped regions would have touched.
Claims
1-20. (canceled)
21. A solar cell comprising: a substrate having a front side and a backside; a first dielectric layer over the backside of the substrate; a P-type doped region over the first dielectric layer; an N-type doped region over the first dielectric layer, each of the N-type doped region and the P-type doped region comprising polysilicon; and an isolation region that is disposed between and separates perimeters of the P-type doped region and the N-type doped region.
22. The solar cell of claim 21, further comprising: a second dielectric layer over the P-type doped region and the N-type doped region.
23. The solar cell of claim 22, further comprising: a first metal contact finger that is electrically connected to the P-type doped region; and a second metal contact finger that is electrically connected to the N-type doped region.
24. The solar cell of claim 23, wherein the first metal contact finger is electrically connected to the P-type doped region through the second dielectric layer and the second metal contact finger is electrically connected to the N-type doped region through the second dielectric layer.
25. The solar cell of claim 22, wherein the second dielectric layer comprises silicon nitride.
26. The solar cell of claim 21, wherein the first dielectric layer comprises silicon dioxide.
27. The solar cell of claim 21, further comprising: a passivation region in the substrate and directly under the isolation region.
28. The solar cell of claim 21, wherein the substrate comprises a silicon substrate.
29. The solar cell of claim 28, wherein the substrate is doped with N-type dopants.
30. A method of fabricating a solar cell, the method comprising: providing a substrate; forming a first dielectric layer over a backside of the substrate; forming a P-type doped region over the first dielectric layer; forming an N-type doped region over the first dielectric layer, each of the N-type doped region and the P-type doped region comprising polysilicon; and forming an isolation region that is disposed between and separates perimeters of the P-type doped region and the N-type doped region.
31. The method of claim 30, wherein the first dielectric layer comprises silicon dioxide.
32. The method of claim 30, further comprising: forming a passivation region in the substrate and directly under the isolation region.
33. The method of claim 30, further comprising: forming a second dielectric layer over the P-type doped region and the N-type doped region.
34. The method of claim 33, wherein the second dielectric layer comprises silicon nitride.
35. The method of claim 33, further comprising: forming a first metal contact finger that is electrically connected to the P-type doped region; and forming a second metal contact finger that is electrically connected to the N-type doped region.
36. The method of claim 35, wherein the first metal contact finger is electrically connected to the P-type doped region through the second dielectric layer and the second metal contact finger is electrically connected to the N-type doped region through the second dielectric layer.
37. A solar cell comprising: an N-type doped silicon substrate; a silicon dioxide layer on a backside of the N-type doped silicon substrate; a P-type doped region and an N-type doped on the silicon dioxide layer, the P-type and N-type doped region comprising polysilicon; an isolation region that is disposed between and separates perimeters of the P-type doped region and the N-type doped region; a dielectric layer on the P-type doped region and the N-type doped region; a first metal contact finger that is electrically connected to the P-type doped region through the dielectric layer; and a second metal contact finger that is electrically connected to the N-type doped region through the dielectric layer.
38. The solar cell of claim 37, wherein the dielectric layer comprises silicon nitride.
39. The solar cell of claim 37, further comprising: a passivation region in the N-type doped silicon substrate and directly under the isolation region.
40. The solar cell of claim 37, wherein the silicon dioxide layer has a thickness in a range of 5 Angstroms to 40 Angstroms.
Description
DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011] The use of the same reference label in different figures indicates the same or like components. The figures are not drawn to scale.
DETAILED DESCRIPTION
[0012] In the present disclosure, numerous specific details are provided, such as examples of materials, process parameters, process steps, and structures, to provide a thorough understanding of embodiments of the invention. Persons of ordinary skill in the art will recognize, however, that the invention can be practiced without one or more of the specific details. In other instances, well-known details are not shown or described to avoid obscuring aspects of the invention.
[0013] In solar cells with P-type and N-type doped regions in the substrate, the P-type and N-type doped regions may be formed with separate or abutting perimeters. The inventor discovered, however, that this is not true with polysilicon doped regions because recombination in the space charge region where the polysilicon doped regions touch is very high due to the lifetime of charge carriers in the polysilicon being very low. That is, the inventor discovered that touching polysilicon doped regions adversely affect efficiency. Embodiments of the present invention address this problem associated with polysilicon doped regions and formed doped regions in general.
[0014]
[0015] In the example of
[0016] The doped regions 101 and 102 may comprise doped polysilicon formed to a thickness of about 2000 Angstroms by low pressure chemical vapor deposition (LPCVD). The doped region 101 may comprise polysilicon doped with a P-type dopant (e.g., boron) and the doped region 102 may comprise polysilicon doped with an N-type dopant (e.g., phosphorus). The polysilicon may be deposited over the thin dielectric layer 113 and then doped by diffusion. The polysilicon may also be pre-doped prior to deposition on the dielectric layer 113. Polysilicon is the preferred material for the doped regions 101 and 102 for its compatibility with high temperature processing, allowing for increased thermal budget.
[0017] As shown in
[0018] The trench 104 may be formed by laser trenching or conventional etching, for example. In one embodiment, the trench 104 is about 100 microns wide. The trench 104 may be formed before or after a diffusion step that dopes the polysilicon doped regions 101 and 102. If the trench 104 is formed before the diffusion step, the passivation region 112 may comprise an N-type passivation region formed during the diffusion step.
[0019] In one embodiment, the trench 104 is formed using a process that not only forms the trench 104 but also forms a randomly textured surface 114 on the surface of the trench 104. The randomly textured surface 114 improves solar radiation collection of light incident on the back of the solar cell, i.e. a bifacial configuration. A wet etch process comprising potassium hydroxide and isopropyl alcohol may be used to form the trench 104 and to texture the surface 114 with random pyramids. The trench 104 may be formed to dig 1 to 10 microns (e.g., 3 microns) into the substrate 103.
[0020] A dielectric in the form of a silicon nitride 107 is deposited in the trench 104. The silicon nitride 107 preferably has a relatively large positive fixed charge density to place the silicon surface under the trench 104 in accumulation and to provide good surface passivation. The positive fixed charge density of the silicon nitride 107 may naturally occur as part of the deposition process used to form the silicon nitride 107. In one embodiment, the silicon nitride 107 is formed to a thickness of about 400 Angstroms by plasma enhanced chemical vapor deposition (PECVD). The resulting accumulation layer repels minority carriers, i.e. positively charged holes in N-type material. The trench 104 also prevents the space charge region from developing in the polysilicon. Instead, the space charge develops in the single crystal silicon underneath the P-type polysilicon. In this region, lifetime is not reduced due to grain boundaries, and hence the parasitic recombination is suppressed. A portion of this space charge region also intersects the surface of the wafer in the trench 104. The positive charge in the silicon nitride 107 reduces the impact of this region of space charge region as well narrowing the region.
[0021] An example process flow for fabricating the solar cell structure of
[0022] Referring to
[0023] The trench structure of
[0024]
[0025] The embodiment of
[0026] A doped silicon dioxide layer 324 is formed over the silicon dioxide 323 and the polysilicon layer 322 (
[0027] The trench separating the doped regions may be formed before formation of the doped regions in a first trench formation process or after formation of the doped regions in a second trench formation process.
[0028] In the first trench formation process, a thermal drive-in step diffuses dopants from the silicon dioxides 323 and 324 to the underlying polysilicon layer 322, thereby forming P-type and N-type doped regions in the polysilicon layer 322, which is accordingly relabeled as P-type doped region 301 and N-type doped region 302 (
[0029] The silicon dioxide 324, silicon dioxide 323, doped region 301, doped region 302, and thin dielectric layer 313 are etched to form a trench 304 (
[0030] A thin (less than 200 Angstroms, e.g., 100 Angstroms) passivation layer 310 may be formed on the surface 314 of the trench 304. The passivation layer 310 may comprise silicon dioxide thermally grown on the surface 314 or deposited silicon nitride layer, for example.
[0031] In the second trench formation process, the silicon dioxide 324, silicon dioxide 322, and thin dielectric layer 313 of the sample of
[0032] A thermal drive-in step is performed to diffuse dopants from the silicon dioxide layers 323 and 324 to the underlying polysilicon layer 322, thereby forming the doped regions 301 and 302 as in the first trench formation process (
[0033] In both the first and second trench formation processes, the trench 304 serves as a gap physically separating the P-type doped region 301 from the N-type doped region 302. The processing of the solar cell continues from either
[0034] Continuing with
[0035] Interdigitated metal contact fingers 308 and 309 may then be formed through the silicon nitride 307 to make an electrical connection to the doped regions 301 and 302 by way of layers 323 and 324, respectively (
[0036]
[0037] The I-V curves are for the diodes formed between an N-type silicon and a P-type doped region. In the example of
[0038] Referring now to
[0039] Improved solar cell fabrication processes and structures have been disclosed. While specific embodiments of the present invention have been provided, it is to be understood that these embodiments are for illustration purposes and not limiting. Many additional embodiments will be apparent to persons of ordinary skill in the art reading this disclosure.