DATA STORAGE DEVICE INTERLEAVE DRIVING SECONDARY ACTUATORS
20220157338 ยท 2022-05-19
Inventors
- Kevin Tzou (San Jose, CA, US)
- Robert C. Reinhart (San Jose, CA, US)
- Hitoshi Shindo (San Jose, CA, US)
- Shigenori Takada (Kawasaki-shi, JP)
Cpc classification
G11B5/4873
PHYSICS
G11B5/5552
PHYSICS
International classification
G11B5/55
PHYSICS
Abstract
A data storage device is disclosed comprising a plurality of disks each comprising a top disk surface and a bottom disk surface, and a plurality of actuator arms each comprising a first fine actuator configured to actuate a top head over one of the top disk surfaces and a second fine actuator configured to actuate a bottom head over one of the bottom disk surfaces. A first fine driver controls the fine actuators of an even interleave of the actuator arms, and a second fine driver controls the fine actuators of an odd interleave of the actuator arms.
Claims
1. A data storage device comprising: a plurality of disks each comprising a top disk surface and a bottom disk surface; a plurality of actuator arms each comprising a first fine actuator configured to actuate a top head over one of the top disk surfaces and a second fine actuator configured to actuate a bottom head over one of the bottom disk surfaces; a coarse actuator configured to concurrently move the actuator arms to actuate the heads over their respective disk surface; a first driver configured to drive the first and second fine actuators of an even interleave of the actuator arms; and a second driver configured to drive the first and second fine actuators of an odd interleave of the actuators arms independent of the first driver driving the first and second fine actuators of the even interleave of the actuator arms.
2. The data storage device as recited in claim 1, wherein: the first driver is configured to: apply a first control signal to the first fine actuators of the even interleave of the actuator arms; and apply a second control signal to the second fine actuators of the even interleave of the actuator arms; and the second driver is configured to: apply a third control signal to the first fine actuators of the odd interleave of the actuator arms; and apply a fourth control signal to the second fine actuators of the odd interleave of the actuator arms.
3. The data storage device as recited in claim 2, wherein: the second control signal having an opposite polarity of the first control signal; and the fourth control signal having an opposite polarity of the third control signal.
4. The data storage device as recited in claim 1, wherein driving the fine actuators of interleaved actuator arms using the first and second drivers attenuates a vibration mode of the actuator arms.
5. The data storage device as recited in claim 1, further comprising control circuitry configured to: control the first driver based on first servo data read from a top disk surface of a first disk in order to access the top disk surface of the first disk using the respective top head; and control the second driver based on second servo data read from a bottom disk surface of the first disk in order to access the bottom disk surface of the first disk surface using the respective bottom head.
6. Control circuitry comprising: a first driver configured to drive the first and second fine actuators of an even interleave of the actuator arms; and a second driver configured to drive the first and second fine actuators of an odd interleave of the actuators arms independent of the first driver driving the first and second fine actuators of the even interleave of the actuator arms.
7. The control circuitry as recited in claim 6, wherein: the first driver is configured to: apply a first control signal to the first fine actuators of the even interleave of the actuator arms; and apply a second control signal to the second fine actuators of the even interleave of the actuator arms; and the second driver is configured to: apply a third control signal to the first fine actuators of the odd interleave of the actuator arms; and apply a fourth control signal to the second fine actuators of the odd interleave of the actuator arms.
8. The control circuitry as recited in claim 7, wherein: the second control signal having an opposite polarity of the first control signal; and the fourth control signal having an opposite polarity of the third control signal.
9. Control circuitry comprising: a first means for driving the first and second fine actuators of an even interleave of the actuator arms; and a second means for driving the first and second fine actuators of an odd interleave of the actuators arms independent of the first driver driving the first and second fine actuators of the even interleave of the actuator arms.
10. The control circuitry as recited in claim 9, wherein: the first means comprises: a means for applying a first control signal to the first fine actuators of the even interleave of the actuator arms; and a means for applying a second control signal to the second fine actuators of the even interleave of the actuator arms; and the second means comprises: a means for applying a third control signal to the first fine actuators of the odd interleave of the actuator arms; and a means for applying a fourth control signal to the second fine actuators of the odd interleave of the actuator arms.
11. The control circuitry as recited in claim 10, wherein: the second control signal having an opposite polarity of the first control signal; and the fourth control signal having an opposite polarity of the third control signal.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0004]
[0005]
[0006]
[0007]
[0008]
DETAILED DESCRIPTION
[0009]
[0010] In the embodiment of
[0011] In one embodiment, the control circuitry 32 is configured to concurrently access two disk surfaces using the respective fine actuators and heads (e.g., a concurrent write or read operation). In this embodiment, the control circuitry 32 controls the VCM 24 to position the two heads at a DC offset relative to the two disk surfaces, and controls the fine drivers 26.sub.1 and 26.sub.2 to position the heads at respective AC offsets based on the PES of each head (i.e., the off-track error from the centerline of the target data tracks). Referring again to
[0012] In one embodiment when concurrently accessing two disk surfaces, the radial offset between the data tracks of each disk surface may be smallest when accessing the disk surfaces (top and bottom) of the same disk as compared to accessing disk surfaces of different disks. Referring again to
[0013] Referring again to the embodiment of
[0014] In the embodiment of
[0015] Any suitable control circuitry may be employed to implement the flow diagrams in the above embodiments, such as any suitable integrated circuit or circuits. For example, the control circuitry may be implemented within a read channel integrated circuit, or in a component separate from the read channel, such as a data storage controller, or certain operations described above may be performed by a read channel and others by a data storage controller. In one embodiment, the read channel and data storage controller are implemented as separate integrated circuits, and in an alternative embodiment they are fabricated into a single integrated circuit or system on a chip (SOC). In addition, the control circuitry may include a suitable power circuit(s) and/or a suitable preamp circuit(s) implemented as separate integrated circuits, integrated into the read channel or data storage controller circuit, or integrated into a SOC.
[0016] In one embodiment, the control circuitry comprises a microprocessor executing instructions, the instructions being operable to cause the microprocessor to perform the flow diagrams described herein. The instructions may be stored in any computer-readable medium. In one embodiment, they may be stored on a non-volatile semiconductor memory external to the microprocessor, or integrated with the microprocessor in a SOC. In yet another embodiment, the control circuitry comprises suitable logic circuitry, such as state machine circuitry. In some embodiments, at least some of the flow diagram blocks may be implemented using analog circuitry (e.g., analog comparators, timers, etc.), and in other embodiments at least some of the blocks may be implemented using digital circuitry or a combination of analog/digital circuitry.
[0017] In addition, any suitable electronic device, such as computing devices, data server devices, media content storage devices, etc. may comprise the storage media and/or control circuitry as described above.
[0018] The various features and processes described above may be used independently of one another, or may be combined in various ways. All possible combinations and subcombinations are intended to fall within the scope of this disclosure. In addition, certain method, event or process blocks may be omitted in some implementations. The methods and processes described herein are also not limited to any particular sequence, and the blocks or states relating thereto can be performed in other sequences that are appropriate. For example, described tasks or events may be performed in an order other than that specifically disclosed, or multiple may be combined in a single block or state. The example tasks or events may be performed in serial, in parallel, or in some other manner. Tasks or events may be added to or removed from the disclosed example embodiments. The example systems and components described herein may be configured differently than described. For example, elements may be added to, removed from, or rearranged compared to the disclosed example embodiments.
[0019] While certain example embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions disclosed herein. Thus, nothing in the foregoing description is intended to imply that any particular feature, characteristic, step, module, or block is necessary or indispensable. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the embodiments disclosed herein.