Low footprint optical interconnects
11726274 · 2023-08-15
Assignee
Inventors
Cpc classification
G02B6/4204
PHYSICS
Y02P70/50
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
Y10T29/49002
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H05K1/0274
ELECTRICITY
H01L31/02327
ELECTRICITY
G02B6/4212
PHYSICS
Y10T29/49144
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H05K2201/10121
ELECTRICITY
Y10T29/49117
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
Abstract
Compact ASIC, chip-on-board, flip-chip, interposer, and related packaging techniques are incorporated to minimize the footprint of optoelectronic interconnect devices, including the Optical Data Pipe. In addition, ruggedized packaging techniques are incorporated to increase the durability and application space for optoelectronic interconnect devices, including an Optical Data Pipe.
Claims
1. A low footprint optical device comprising: a lens; at least one optical emitter; and at least one detector; wherein said at least one optical emitter and said at least one detector are optically operatively connected to said lens; wherein said at least one optical emitter and said at least one detector are substantially located in a same plane; and a circuit board; wherein said at least one optical emitter and said at least one detector and said lens are affixed to said circuit board.
2. The low footprint optical device of claim 1 wherein said circuit board is an interposer.
3. A low footprint optical device comprising: a lens; an optoelectronic die; wherein said optoelectronic die comprises at least one optical emitter and at least one detector; wherein said at least one optical emitter and said at least one detector are substantially located in a same plane; wherein said at least one optical emitter and said at least one detector are optically operatively connected to said lens; and a circuit board; wherein said optoelectronic die and said lens are affixed to said circuit board.
4. The low footprint optical device of claim 3 wherein said circuit board is an interposer.
5. A low footprint optical device comprising: a lens; an optoelectronic die; wherein said optoelectronic die comprises at least two emitters; wherein said at least two emitters are optically operatively connected to said lens; and a circuit board; wherein said optoelectronic die and said lens are affixed to said circuit board.
6. The low footprint optical device of claim 5 wherein said circuit board is an interposer.
7. A low footprint optical device comprising: an imager; said imager being substantially an infinite conjugate imager; at least one optical emitter; and at least one detector; wherein said at least one optical emitter and said at least one detector are optically operatively connected to said imager; and a circuit board; wherein said at least one optical emitter and said at least one detector and said imager are operatively affixed to said circuit board.
8. The low footprint optical device of claim 7 wherein said circuit board is an interposer.
9. A low footprint optical device comprising: an imager; said imager being substantially an infinite conjugate imager; an optoelectronic die; wherein said optoelectronic die comprises at least one optical emitter and at least one detector; wherein said at least one optical emitter and said at least one detector are optically operatively connected to said imager; and a circuit board; wherein said optoelectronic die and said imager are operatively affixed to said circuit board.
10. The low footprint optical device of claim 9 wherein said circuit board is an interposer.
11. A low footprint optical device comprising: an imager; said imager being substantially an infinite conjugate imager; an optoelectronic die; wherein said optoelectronic die comprises at least two emitters; wherein said at least two emitters are optically operatively connected to said imager; a circuit board; wherein said optoelectronic die and said imager are operatively affixed to said circuit board.
12. The low footprint optical device of claim 11 wherein said circuit board is an interposer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
(25)
DETAILED DESCRIPTION
(26) A desirable Optical Data Pipe (ODP) low footprint package is the low footprint chip-on-board ODP. Low footprint packaged devices such as these are important for optoelectronic device applications such as the Optical Data Pipe technology of U.S. Pat. No. 7,015,454, which is incorporated by reference herein its entirety, because novel packaging is required to deliver the tiny footprint potential of such technologies. The optical data pipe technology is described further in detail in U.S. Pat. No. 7,015,454 and related cases.
(27) In this embodiment, the transceiver die are bonded (e.g., using solder bump-bonding techniques) directly to the circuit board. (Transceiver die as used herein refers to an optoelectronic die including emitter dies, detector dies, receiver dies and emitter/detector/receiver dies.) The infinite conjugate imagers may then be aligned and affixed directly to the board also, eliminating the increase in ODP footprint that is often caused by carriers or submounts. This Chip-On-Board embodiment is illustrated schematically in
(28) Because of the importance of this high performance Chip-On-Board (COB) ODP packaging technique and its tiny footprint potential, it was explored experimentally. An unpopulated circuit board designed for COB ODP packaging is illustrated in
(29) A magnified view of this die bonding area is illustrated in
(30) A photomicrograph of the VCSEL die bonded to the board in this COB packaging technique is given in
(31) A pair of more detailed photomicrographs of this on-board die is given in
(32) In the COB ODP packaging technique, after the die are bonded to the board as shown above, the infinite conjugate imager (rod lens in this case) is aligned and affixed to the board. A photomicrograph of this step is shown in
(33) These ODP modules can be intermittently placed across circuit boards as dataflow dictates and each is implemented with very low board footprints (much lower than conventional connectors).
(34) A Board-To-Board Optical Data Pipe (BB-ODP) feasibility demonstrator was built to demonstrate the low footprint devices. The first step in the feasibility demonstrator fabrication was the fabrication of BB-ODP modules. A custom carrier substrate had to be fabricated to facilitate handling and alignment of the optical element devices. Initially, placement and die location inside the Small Outline Integrated Circuit (SOIC) carriers was of great concern. To assist in this matter a grid of lines was to be laser engraved into the carrier substrate's metallization. These lines then could be used as reference edges by the assembly operator for die placement.
(35) A circuit was designed on a ceramic thick-film substrate that would also serve as the VCSEL/PIN die carrier. Built into the design were elements to assist an assembly operator in an ideal die placement. This path has additional benefits as well. These include a low profile with respect to the populated circuit board (PCB), and now the ability to pre-pot the lens onto the die as a subassembly. This should increase WRI's working yield of BB-ODP modules before attach to the PCB.
(36) A thick-film ceramic process was chosen for this purpose with the goal of maintaining a low profile of the die/lens assembly to the PCB.
(37) The first 4 channel ODP prototypes fabricated and tested are shown in
(38) The next step toward the demonstration of the BB-ODP feasibility at 125 MHz in the SIMD application was design and fabrication of the printed circuit boards. A first level prototype of transmit and receive circuits for the printed circuit boards to be used in a demonstration of the BB-ODP concept was completed. Of interest were low power operation of a VCSEL at 125 MHz data rate and the operation of a detector and amplifier also working at 125 MHz.
(39) A first level prototype assembly of the electronic circuits is shown in
(40) Surface mount components were used to minimize high frequency parasitics. The high data rate, 125 MHz, provides a significant challenge in the detector amplifier and PCB layout criteria. A number of prototype revisions were needed since parasitic issues are solved in part by trial and error.
(41)
(42)
(43) The BB-ODP transmit and receive printed circuit boards were populated with corresponding BB-ODP modules. A photograph of the pair of populated circuit boards is illustrated in
(44) These circuit boards were then mounted face-to-face, and the feasibility experiment was performed.
(45) One of the packaging embodiments includes the use of submounts to hold the die. These submounts are then mounted to the circuit boards. An advantage of this embodiment is that the die can be readily tested and replaced prior to mounting the die on the board. This embodiment is illustrated in
(46) A 24 Channel Board-To-Board Link was designed and demonstrated. In addition to the multi-channel nature, flip-chip packaging techniques were developed and are discussed later. Separate transmit and receive modules were designed for the link. The transmit side utilized a flip-chip VCSEL array. This is a 5×5 Cartesian array of 850 nm VCSELs. The receive side of the link was fabricated from a custom designed, integrated detector/amplifier driver integrated circuit, also in a 5×5 Cartesian array.
(47) A close-up view of a Flip-Chip Carrier on a PCB is shown in
(48) The transmit PCB is shown in
(49) The close-up view of a wirebonded ASIC receiver Chip on its sub-carrier PCB is shown in
(50)
(51) One idealized assembly form shown in
(52) Another embodiment, using an additional ASIC die for drive, receive, amplification, and thresholding etc. functions as necessary, is illustrated in
(53) These idealized assembly forms are however dependent upon the availability of the constituent components that are functional in a flip-chip mounted environment. An interim assembly strategy is to build modules with a more traditional chip and wire approach as outlined in
(54) Practical aspects of the BB-ODP development were investigated including an initial look at the shock tolerance of the ODP modules. While these experiments are not formal quantitative testing, they demonstrated the initial ruggedness of the embodiments. As an initial step a sample unit was built and a series of drop tests were applied to generate shock pulses to the system. The potted lens assembly allows for active alignment of the lens with respect to the electro-optic components. The purpose of this rudimentary drop test is to ferret out any obvious structural weaknesses.
(55) The concept of the shock sample is illustrated in
(56) In the next step a 4 channel VCSEL array die is attached to the PCB metal circuit pattern via a silver filled, conductive epoxy which is then cured. Following die attachment, electrical interconnects from die contact pads to the PCB circuit trace pads are made using ultrasonic wirebonding with 1 mil (.001″) gold wire.
(57) The lens attachment was accomplished by holding the lens in an aligned position as the area between the die and the lens surface was flooded with a UV curing, optical grade epoxy. Additional epoxy material was allowed to form a meniscus at the lower end of the lens rod. The assembly was then exposed to strong UV light source for a cure interval.
(58) Two of the resulting ODP accelerating test boards are shown in
(59) Although the invention has been described with respect to various embodiments, it should be realized these teachings is also capable of a wide variety of further and other embodiments within the spirit and scope of the appended claims.