Four-phase twenty-five percent duty cycle clock generator
11728793 · 2023-08-15
Assignee
Inventors
Cpc classification
G06F1/08
PHYSICS
H03K17/6871
ELECTRICITY
International classification
Abstract
A four-stage gated ring oscillator having four gated amplifiers configured in a ring topology and comprising a first pair of gated amplifiers, controlled by a first phase of an two-phase input clock, interleaved with a second pair gated amplifiers, controlled by a second phase of the two-phase input clock; and two cross-coupling latches configured to provide cross-coupling between the first pair of gated amplifiers and the second pair of gated amplifiers.
Claims
1. A clock generator comprising: a first gated amplifier configured to receive a fourth voltage at a fourth drain node and output a first current to a first drain node in accordance with a first phase of an input clock that is a two-phase clock; a second gated amplifier configured to receive a first voltage at the first drain node and output a second current to a second drain node in accordance with a second phase of the input clock; a third gated amplifier configured to receive a second voltage at the second drain node and output a third current to a third drain node in accordance with the first phase of the input clock; a fourth gated amplifier configured to receive a third voltage at the third drain node and output a fourth current to the fourth drain node in accordance with the second phase of the input clock; a first cross-coupling latch configured to provide a regenerative cross-coupling between the fourth drain node and the second drain node; and a second cross-coupling latch configured to provide a regenerative cross-coupling between the first drain node and the third drain node, wherein each of the first gated amplifier, the second gated amplifier, the third gated amplifier, and the fourth gated amplifier comprises a respective sampling switch and a respective reset switch configured to either sample a respective received voltage into a respective gate voltage at a respective gate node or reset the respective gate voltage in accordance with a respective phase of the input clock, and a respective common-source amplifier configured to output a respective current to a respective drain node in accordance with the respective gate voltage.
2. The clock generator of claim 1, wherein said respective common-source amplifier comprises a MOST (metal oxide semiconductor transistor) of a first type with a source, a gate, and a drain, connected to a DC (direct current) node, said respective gate node, and said respective drain node, respectively.
3. The clock generator of claim 2, wherein said respective sampling switch comprises a MOST (metal oxide semiconductor transistor) of a second type with a gate controlled by said respective phase of the input clock.
4. The clock generator of claim 3, wherein said respective reset switch comprises a MOST of the first type with a gate controlled by said respective phase of the input clock and configured to pull said respective gate voltage to a DC voltage corresponding to a reset state.
5. The clock generator of claim 2, wherein each of the first cross-coupling latch and the second cross-coupling latch comprises two MOSTs of a second type configured in a cross-coupling topology.
6. The clock generator of claim 1 further comprising a first auxiliary amplifier configured to receive the fourth voltage and output a fifth current to the first drain node, a second auxiliary amplifier configured to receive the first voltage and output a sixth current to the second drain node, a third auxiliary amplifier configured to receive the second voltage and output a seventh current to the third drain node, and a fourth auxiliary amplifier configured to receive the third voltage and output an eighth current to the fourth drain node.
7. The clock generator of claim 1 further comprising a first auxiliary amplifier configured to receive the fourth voltage and output a fifth current to the first drain node, a second auxiliary amplifier configured to receive the first voltage and output a sixth current to the second drain node, a third auxiliary amplifier configured to receive the second voltage and output a seventh current to the third drain node, and a fourth auxiliary amplifier configured to receive the third voltage and output an eighth current to the fourth drain node, wherein each of the first auxiliary amplifier, the second auxiliary amplifier, the third auxiliary amplifier, and the fourth auxiliary amplifier comprises a MOST of a type that is different from a type of a MOST that embodies said respective common-source amplifier.
8. A four-stage gated ring oscillator comprising: four gated amplifiers configured in a ring topology and comprising a first pair of gated amplifiers interleaved with a second pair gated amplifiers; and two cross-coupling latches configured to provide cross-coupling between the first pair of gated amplifiers and the second pair of gated amplifiers, wherein during a first phase of an input clock that is a two-phase clock, an internal gate voltage of the first pair of gated amplifiers is reset, an output current of the first pair of gated amplifiers is shut off, an output voltage of the first pair of gated amplifiers is sampled into an internal gate voltage of the second pair of gated amplifiers and propagates into an output voltage of the second pair of gated amplifiers, while during a second phase of the input clock, the internal gate voltage of the second pair of gated amplifiers is reset, an output current of the second pair of gated amplifiers is shut off, the output voltage of the second pair of gated amplifiers is sampled into the internal gate voltage of the first pair of gated amplifiers and propagates into the output voltage of the first pair of gated amplifiers.
9. The four-stage gated ring oscillator of claim 8, wherein each of the four gated amplifiers comprises a sampling switch and a reset switch configured to provide sampling and reset, respectively, for an internal gate voltage, in accordance with a respective phase of the input clock, and a common-source amplifier configured to receive the internal gate voltage and output an output current.
10. The four-stage gated ring oscillator of claim 9, wherein each of the common-source amplifier and the reset switch comprises a MOST (metal oxide semiconductor transistor) of a first type, while the sampling switch comprises a MOST of a second type.
11. The four-stage gated ring oscillator of claim 10, wherein each of two cross-coupling latches comprises two MOSTs of the second type configured in a cross-coupling topology.
12. The four-stage gated ring oscillator of claim 8 further comprises four auxiliary amplifiers configured in a ring topology and are connected in parallel with the four gated amplifiers.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
DETAILED DESCRIPTION OF THIS DISCLOSURE
(2) The present disclosure is directed to clock generation. While the specification describes several example embodiments of the disclosure considered favorable modes of practicing the invention, it should be understood that the invention can be implemented in many ways and is not limited to the particular examples described below or to the particular manner in which any features of such examples are implemented. In other instances, well-known details are not shown or described to avoid obscuring aspects of the disclosure.
(3) Persons of ordinary skill in the art understand terms and basic concepts related to microelectronics that are used in this disclosure, such as “circuit node,” “power node,” “ground node,” “DC (direct current),” “amplifier,” “common-source amplifier,” “switch,” “voltage,” “current,” “CMOS (complementary metal oxide semiconductor),” “MOST (metal oxide semiconductor transistor),” “PMOST (P-channel metal oxide semiconductor transistor),” “NMOS (N-channel metal oxide semiconductor transistor),” “phase,” “frequency,” “clock,” and “signal.” Terms and basic concepts like these are apparent to those of ordinary skill in the art and thus will not be explained in detail here. Those of ordinary skill in the art can also recognize symbols of PMOST and NMOST, and identify the “source,” the “gate,” and the “drain” terminals thereof.
(4) This disclosure is presented in an engineering sense, instead of a rigorous mathematical sense. For instance, “A is equal to B” means “a difference between A and B is smaller than an engineering tolerance.
(5) A signal is a voltage of a variable level that carries a certain information and can vary with time. A level of the signal at a moment represents a state of the signal at that moment. In this present disclosure, “signal” and “voltage signal” refer to the same thing and thus are interchangeable.
(6) A logical signal is a voltage signal of two states: a low state and a high state; the logical signal is in the high state when its voltage level is above a trip point and in the low state otherwise. The low state is also referred to as a “0” state, while the high stage is also referred to as a “1” state. Regarding a logical signal Q, when we say, “Q is high” or “Q is low,” means that “Q is in the high state” or “Q is in the low state.” Likewise, “Q is 1” or “Q is 0,” means that “Q is in the 1 state” or “Q is in the 0 state.”
(7) A first logical signal may not necessarily have the same trip point as a second logical signal.
(8) A first logical signal is said to be a logical inversion of a second logical signal, if the first logical signal and the second logical signal are always in opposite states. That is, when the first logical signal is low, the second logical signal is high; when the first logical signal is high, the second logical signal is low. When a first logical signal is a logical inversion of a second logical signal, the first logical signal and the second logical signal are said to be complementary to each other.
(9) A DC (direct current) node is a circuit node of a substantially stationary electrical potential. Throughout this disclosure, “V.sub.SS” denotes a ground node, while “V.sub.DD” denotes a power supply node. Both “V.sub.SS” and “V.sub.DD” are DC nodes.
(10) A clock is a logical signal that cyclically toggles back and forth between a low state (e.g., of a voltage level of a ground node “V.sub.SS”) and a high state (e.g., a voltage level of a power supply node “V.sub.DD”). A frequency of a clock is a rate at which the clock performs cycle of back-and-forth toggling.
(11) For a two-phase clock comprising a first clock and a second clock, the two-phase clock is said to be in a first phase when the first clock is high and the second clock is low, and in a second phase when the first clock is low and the second clock is high. The first clock and the second clock are also referred to as the first phase and the second phase, respectively, of the two-phase clock. Therefore, “the first phase of the two-phase clock” can refer to the first clock, but also can refer to a state of the two-phase clock wherein the first clock is high and the second clock is low. The same thing applies to “second phase of the two-phase clock.”
(12) A common-source amplifier comprises a MOST (metal oxide semiconductor transistor) configured to receive an input voltage at its gate and output a current through its drain and thus establish an output voltage at its drain, with its source connected to a DC node. A small change of the input voltage can result in a big change of the output voltage, and thus an amplification function can be accomplished.
(13) A first MOST and a second MOST of the same type are said to be cross-coupling when a gate of the first MOST connects to a drain of the second MOST and a drain of the first MOST connects to a gate of the second MOST; a resultant circuit is also known as a “cross-coupling latch” and has a regenerative nature.
(14) A schematic diagram of a clock generator 100 in accordance with an embodiment of the present disclosure is shown in
(15) Gated amplifier GA1 (GA2, GA3, GA4) comprises NMOST (n-channel metal oxide semiconductor transistor) 111 (121, 131, 141), NMOST 112 (122, 132, 142), and PMOST (p-channel metal oxide semiconductor transistor) 113 (123, 133, 143). A source, a gate, and a drain of NMOST 111 (121, 131, 141) connect to V.sub.SS, IN1 (IN2, IN1, IN2), and GN1 (GN2, GN3, GN4), respectively. A source, a gate, and a drain of NMOST 112 (122, 132, 142) connect to V.sub.SS, GN1 (GN2, GN3, GN4), and DN1 (DN2, DN3, DN4), respectively. A source, a gate, and a drain of PMOST 113 (123, 133, 143) connect to DN4 (DN1, DN2, DN3), IN1 (IN2, IN1, IN2), and GN1 (GN2, GN3, GN4), respectively. CCL1 comprises PMOST 115 and PMOST 135, while CCL2 comprises PMOST 125 and PMOST 145. A source, a gate, and a drain of PMOST 115 (125, 135, 145) connect to V.sub.DD, DN2 (DN3, DN4, DN1), and DN4 (DN1, DN2, DN3), respectively. AA1 (AA2, AA3, AA4) comprises PMOST 114 (124, 134, 144). A source, a gate, a drain of PMOST 114 (124, 134, 144) connect to V.sub.DD, DN4 (DN1, DN2, DN3), and DN1 (DN2, DN3, and DN4), respectively.
(16) GA1, GA2, GA3, and GA4 form a four-stage gated ring oscillator. GA1 receives X.sub.4 and outputs X.sub.1, GA2 receives X.sub.1 and outputs X.sub.2, GA3 receives X.sub.2 and outputs X.sub.3, and GA4 receives X.sub.3 and outputs X.sub.4, thus completing a cycle of signal propagation. This way, X.sub.1, X.sub.2, X.sub.3, and X.sub.4 are evenly distributed in time to form a four-phase signal. However, the four-stage gated ring oscillator is not free running but controlled by the two-phase input clock that comprises the first phase C.sub.1 and the second phase C.sub.2. During a first phase of the input clock where C.sub.1 is high and C.sub.2 is low, Y.sub.1 and Y.sub.3 are reset due to being pulled down to V.sub.SS by NMOST 111 and NMOST 131, respectively, thus shutting off NMOST 112 and NMOST 132 and halting the signal propagation from X.sub.4 and X.sub.2 to X.sub.1 and X.sub.3, respectively. In the meanwhile, PMOST 123 and PMOST 143 are turned on to sample X.sub.1 and X.sub.3 into Y.sub.2 and Y.sub.4, respectively, and NMOST 122 and NMOST 142 embody two common-source amplifiers that amplify Y.sub.2 and Y.sub.4 into X.sub.2 and X.sub.4, respectively, enabling X.sub.1 and X.sub.3 to propagate into X.sub.2 and X.sub.4, respectively. During a second phase of the input clock where C.sub.1 is low and C.sub.2 is high, Y.sub.2 and Y.sub.4 are reset due to being pulled down to V.sub.SS by NMOST 121 and NMOST 141, respectively, thus shutting off NMOST 122 and NMOST 142 and halting the signal propagation from X.sub.1 and X.sub.3 to X.sub.2 and X.sub.4, respectively. In the meanwhile, PMOST 113 and PMOST 133 are turned on to sample X.sub.4 and X.sub.2 into Y.sub.1 and Y.sub.3, respectively, and NMOST 112 and NMOST 132 embody two common-source amplifiers that amplify Y.sub.1 and Y.sub.3 into X.sub.1 and X.sub.3, respectively, enabling X.sub.4 and X.sub.2 to propagate into X.sub.1 and X.sub.3, respectively. Therefore, it takes two clock cycles of C.sub.1 and C.sub.2 for the four-phase gated ring oscillator to complete one cycle of signal propagation. A frequency of the four-phase signal is thus half of a frequency of C.sub.1 and C.sub.2. Therefore, clock generator 100 is effectively a divide-by-two circuit, wherein an output clock frequency is half of an input clock frequency.
(17) CCL1 provides cross-coupling between DN4 and DN2 so that X.sub.4 and X.sub.2 are complementary and have approximately 50% duty cycle. Likewise, CCL2 provides cross-coupling between DN1 and DN3 so that X.sub.1 and X.sub.3 are complementary and have approximately 50% duty cycle.
(18) Any circuit that can output a logical signal with a two-way transition, low to high and high to low, needs at least two transistors stacked up between a power supply node and a ground node; the less number of transistors stacked up, the higher attainable speed of transition due to a potentially lower resistance and larger swing. For each of X.sub.1, X.sub.2, X.sub.3, and X.sub.4, a pull-up to “Vbb” is carried out through one PMOST and a pull-down to “V.sub.SS” is carried out through one NMOST; in other words, there are only two transistors, one PMOST and one NMOST, stacked up between the power supply node “V.sub.DD” and the ground node “V.sub.SS” to perform a two-way state transition. Therefore, clock generator 100 can have a high speed, allowing the four-phase signal comprising X.sub.1, X.sub.2, X.sub.3, and X.sub.4 to have a high frequency. On the other hand, for each of Y.sub.1, Y.sub.2, Y.sub.3, and Y.sub.4, a pull-down to “V.sub.SS” is carried out through one NMOST but a pull-up to “V.sub.DD” is carried out through two PMOSTs in series. However, unlike X.sub.1, X.sub.2, X.sub.3, and X.sub.4 that are output voltages of common-source amplifiers that demand a large swing, Y.sub.1, Y.sub.2, Y.sub.3, and Y.sub.4 are input voltages of common-source amplifiers that have an inherently amplification function and do not demand a large swing, thus the pull-up through two PMOSTs is not a big issue.
(19) AA1 (AA2, AA3, AA4) can be used to further speed up the signal propagation from X.sub.4 (X.sub.1, X.sub.2, X.sub.3) to X.sub.1 (X.sub.2, X.sub.3, X.sub.4), and thus increasing a workable frequency.
(20) During the first phase of the input clock where C.sub.1 is high and C.sub.2 is low, Y.sub.1 (Y.sub.3) is reset, i.e., pulled low to “V.sub.SS”; during the second phase of the input clock where C.sub.1 is low and C.sub.2 is high, Y.sub.1 (Y.sub.3) can be pulled high only when X.sub.4 (X.sub.2) is high. In practice, X.sub.4 (X.sub.2) is high only for 50% of the time, and therefore, Y.sub.1 (Y.sub.3) can be pulled high for approximately 50% of the time in the second phase of the input clock. As a result, Y.sub.1 (Y.sub.3) can be pulled high for only approximately 25% of the time, and therefore, a duty cycle of Y.sub.1 (Y.sub.3) is approximately 25%. The same thing can be said about Y.sub.2 (Y.sub.4), only that the pull-high occurs in the first phase of the input clock where C.sub.1 is high and C.sub.2 is low. Therefore, Y.sub.1, Y.sub.2, Y.sub.3, and Y.sub.4 can form a four-phase clock of approximately 25% duty cycle. If an output clock of 50% duty cycle is needed, the output clock can be taken from X.sub.1, X.sub.2, X.sub.3, and X.sub.4. If an output clock of 25% duty cycle is needed, the output clock can be taken from Y.sub.1, Y.sub.2, Y.sub.3, and Y.sub.4. Since the clock generator 100 can directly generate a four-phase 25% duty cycle clock without a need to use a duty converter, clock generator 100 can be more power efficient than the prior art clock generator disclosed in U.S. Pat. No. 10,148,257.
(21) For a given circuit comprising a plurality of NMOSTs and a plurality of PMOSTs and working across a power supply node “V.sub.DD” and a ground node “V.sub.DD,” a complementary circuit can be constructed by replacing every NMOST with a PMOST, replacing every PMOST with a NMOST, and swapping the power supply node “V.sub.DD” with the ground node “V.sub.SS.” The complementary circuit will have the same function as the originally given circuit. Therefore, in the appended claims, NMOST and PMOST are not explicitly specified; instead, “MOST of a first type” and “MOST of a second type” are used. Likewise, “ground node” is not explicitly referred; instead, “DC node” is used. In one embodiment, “DC node” refers to a ground node and “MOST of a first type” and “MOST of a second type” refer to NMOST and PMOST, respectively. In another embodiment, “DC node” refers to a power supply node and “MOST of a first type” and “MOST of a second type” refer to PMOST and NMOST, respectively.
(22) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the disclosure. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.