Methods and apparatus for package on package devices
RE049046 · 2022-04-19
Assignee
Inventors
- Ming-Kai Liu (New Taipei, TW)
- Kai-Chiang Wu (Hsinchu, TW)
- Hsien-Wei Chen (Hsinchu, TW)
- Shih-Wei Liang (Dajia Township, TW)
Cpc classification
H01L2225/1082
ELECTRICITY
H01L2924/15787
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/13101
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/1703
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L24/15
ELECTRICITY
H01L2924/01322
ELECTRICITY
H01L2924/00011
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/00011
ELECTRICITY
H01L21/50
ELECTRICITY
H01L2224/81805
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2924/01322
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L2224/81805
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/81986
ELECTRICITY
H01L2924/15787
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/52
ELECTRICITY
H01L2225/0651
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/17519
ELECTRICITY
H01L2224/13101
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/16237
ELECTRICITY
H01L23/49827
ELECTRICITY
International classification
H01L21/50
ELECTRICITY
H01L23/52
ELECTRICITY
H01L23/498
ELECTRICITY
H01L25/00
ELECTRICITY
Abstract
Package on package (PoP) devices and methods of packaging semiconductor dies are disclosed. A PoP device is formed by connecting a top package and a bottom package together using a plurality of PoP connectors on the bottom package connected to corresponding connectors of the top package. The PoP device further comprises a plurality of dummy connectors contained in the bottom package and not connected to any corresponding connector in the top package.
Claims
1. A device comprising: a first substrate; a first die attached to a first surface of the first substrate; a second substrate attached to the first substrate, the first die being interposed between the first substrate and the second substrate; one or more signaling connectors interposed between the first substrate and the second substrate; and a plurality of dummy connectors interposed between the first substrate and the second substrate, the plurality of dummy connectors not passing electrical signals between the first substrate and the second substrate, the plurality of dummy connectors being connected to only one of first substrate and the second substrate, wherein a first dummy connector is a different size than a second dummy connector.
2. The device of claim 1, further comprising one or more intermediate connectors electrically coupling the one or more signaling connectors to the second substrate.
3. The device of claim 2, wherein the one or more intermediate connectors comprise solder balls.
4. The device of claim 1, further comprising an encapsulant, wherein the first die is exposed through the encapsulant.
5. The device of claim 4, wherein the encapsulant encircles the plurality of dummy connectors and the one or more signaling connectors.
6. The device of claim 1, further comprising an encapsulant, wherein the encapsulant covers .[.an upper surface of.]. the first die.
7. The device of claim 1, wherein the first dummy connector of the plurality of dummy connectors is of a different size from a first signaling connector of the one or more signaling connectors.
8. The device of claim 1, wherein the one or more signaling connectors comprise a plurality of signaling connectors arranged in a pattern, and wherein the plurality of dummy connectors comprise a first number of dummy connectors in a first corner of the pattern and a second number of dummy connectors in a second corner of the pattern, the first number being different than the second number.
9. A device comprising: a first substrate; a first die attached to a first surface of the first substrate; a second substrate attached to the first substrate, the first die being interposed between the first substrate and the second substrate; an encapsulant on the first surface of the first substrate, the encapsulant extending to at least an upper surface of the first die, an uppermost surface of the encapsulant being spaced apart from the second substrate; one or more first connectors extending through the encapsulant to the first substrate, the one or more first connectors electrically coupling the first substrate to the second substrate.Iadd., wherein the encapsulant has a first height and the one or more first connectors have the first height and wherein the one or more first connectors have curved sidewalls from a first side of the encapsulant to a second side of the encapsulant.Iaddend.; .[.one.]. .Iadd.two .Iaddend.or more dummy connectors extending through the encapsulant to the first substrate, the .[.one.]. .Iadd.two .Iaddend.or more dummy connectors interposed between the first substrate and the second substrate, the .[.one.]. .Iadd.two .Iaddend.or more dummy connectors not being electrically coupled between a conductive element and .Iadd.the .Iaddend.first substrate; and one or more second connectors extending between corresponding ones of the one or more first connectors and the second substrate.Iadd., wherein a first dummy connector is a different size than a second dummy connector.Iaddend..
10. The device of claim 9, wherein the encapsulant covers the first die.
11. The device of claim 9, wherein the .[.one.]. .Iadd.two .Iaddend.or more dummy connectors are exposed through the encapsulant.
12. The device of claim 9, wherein the one or more first connectors are arranged a pattern around a periphery of the first substrate, the one or more first connectors being placed around the first die, the first die being spaced apart from the one or more first connectors, wherein a first one of the .[.one.]. .Iadd.two .Iaddend.or more dummy connectors is placed at a corner of the first die and a second one of the .[.one.]. .Iadd.two .Iaddend.or more dummy connectors is placed at a corresponding corner of the pattern of the one or more first connectors.
.[.13. The device of claim 9, wherein a first dummy connector is a different size than a second dummy connector..].
14. A method comprising: providing a first substrate; attaching a first die to the first substrate; forming an encapsulant layer over the first substrate, .Iadd.wherein after the forming the encapsulant layer .Iaddend.the encapsulant layer .[.having.]. .Iadd.has .Iaddend.a signaling connector and a .Iadd.first .Iaddend.dummy connector extending through .Iadd.an encapsulant of .Iaddend.the encapsulant layer to the first substrate, the encapsulant layer being interposed between the signaling connector, the .Iadd.first .Iaddend.dummy connector and the first die.Iadd., wherein the encapsulant layer comprises a first material that has a straight sidewall which extends from a first side of the encapsulant layer to an opposite side of the encapsulant layer, the opposite side being in physical contact with the first substrate, wherein a second dummy connector extends through the encapsulant layer to the first substrate, the second dummy connector being a different size than the first dummy connector.Iaddend.; removing a portion of the encapsulant layer to expose the signaling connector and the .Iadd.first .Iaddend.dummy connector; and attaching a second substrate to the signaling connector, wherein the .Iadd.first .Iaddend.dummy connector is electrically isolated from electrical devices on the second substrate.
15. The method of claim 14, wherein an upper surface of the first die is exposed through the encapsulant layer.
16. The method of claim 14, wherein the encapsulant .Iadd.layer .Iaddend.is in contact with a top surface and sidewalls of the first die.
17. The device of claim 14, wherein the .Iadd.first .Iaddend.dummy connector provides no electrical connection between a conductive element and conductive pad on the first substrate.
18. The method of claim 14, wherein the removing the portion of the encapsulant .Iadd.layer .Iaddend.exposes surface of the first die.
19. The method of claim 18, wherein the attaching the second substrate to the signaling connector comprises attaching the signaling connector to the second substrate using an intermediate connector, the intermediate connector protruding from the second substrate.
20. The method of claim 19, wherein the intermediate connector is a solder ball.
.Iadd.21. A device comprising: a first substrate; a first die attached to a first surface of the first substrate; an encapsulant on the first surface of the first substrate, the encapsulant extending to at least an upper surface of the first die facing away from the first substrate, the encapsulant having a straight sidewall extending between a first side of the encapsulant to a second side of the encapsulant; one or more first connectors extending through the encapsulant to the first substrate, wherein at least one of the one or more first connectors comprises a first material in physical contact with the first substrate, the first material extending to a point located within the encapsulant; two or more dummy connectors extending through the encapsulant to the first substrate, the two or more dummy connectors not being electrically coupled between a conductive element and first substrate; and one or more second connectors extending over corresponding ones of the one or more first connectors, wherein a first dummy connector is a different size than a second dummy connector..Iaddend.
.Iadd.22. The device of claim 21, wherein the encapsulant covers the first die..Iaddend.
.Iadd.23. The device of claim 21, wherein the two or more dummy connectors are exposed through the encapsulant..Iaddend.
.Iadd.24. The device of claim 21, wherein the one or more first connectors are arranged a pattern around a periphery of the first substrate, the one or more first connectors being placed around the first die, the first die being spaced apart from the one or more first connectors, wherein a first one of the two or more dummy connectors is placed at a corner of the first die and a second one of the two or more dummy connectors is placed at a corresponding corner of the pattern of the one or more first connectors..Iaddend.
.Iadd.25. A device comprising: a first package comprising a first die placed on a first surface of a first substrate and a first connector connected to a second surface of the first substrate; and a second package comprising a second die, a second connector and a dummy connector, the second connector and the dummy connector extending through an encapsulant, the encapsulant being interposed between the dummy connectors and the second die, the encapsulant being non-conductive, wherein the dummy connector has a curved sidewall extending from a first side of the encapsulant to a second side of the encapsulant; wherein the first connector is connected to the second connector, and the dummy connector is not electrically connected to the first package, wherein the dummy connector is of a different size from a size of the second connector..Iaddend.
.Iadd.26. The device of claim 25, further comprising a first plurality of connectors connected to the second surface of the first substrate, a second plurality of connectors, and a third plurality of dummy connectors, wherein any of the first plurality of connectors is connected to one of the second plurality of connectors, none of the third plurality of dummy connectors is connected to any connector of the first package..Iaddend.
.Iadd.27. The device of claim 25, wherein the first connector is connected to a bottom surface of the first substrate and the first die is placed on a top surface of the first substrate..Iaddend.
.Iadd.28. The device of claim 25, wherein the first substrate is selected from a group consisting essentially of a packaging substrate, a printed-circuit board, and a high-density interconnect..Iaddend.
.Iadd.29. The device of claim 25, wherein the first die is a memory chip or a logic chip..Iaddend.
.Iadd.30. The device of claim 25, wherein the first substrate comprises a redistribution line (RDL) on a surface of the first substrate..Iaddend.
.Iadd.31. The device of claim 25, wherein the second package comprises a plurality of dies..Iaddend.
.Iadd.32. The device of claim 25, wherein the second die is a memory chip or a logic chip..Iaddend.
.Iadd.33. The device of claim 25, wherein the second connector comprises copper..Iaddend.
.Iadd.34. The device of claim 25, wherein the dummy connector comprise copper..Iaddend.
.Iadd.35. A device comprising: a first die attached to a first surface of a first redistribution structure; an encapsulant in physical contact with the first surface, the encapsulant extending to at least an upper surface of the first die facing away from the first surface, the encapsulant comprising a first material throughout the encapsulant, the first material having a first external sidewall which is straight from a first surface of the encapsulant to a second surface of the encapsulant opposite the first surface; one or more first connectors extending through the encapsulant to the first surface of the first redistribution structure; and two or more dummy connectors extending through the encapsulant to the first surface of the first redistribution structure, the two or more dummy connectors not being electrically coupled between a conductive element and the first surface, wherein a first dummy connector is a different size than a second dummy connector..Iaddend.
.Iadd.36. The device of claim 35, wherein the encapsulant covers the first die..Iaddend.
.Iadd.37. The device of claim 35, wherein the two or more dummy connectors are exposed through the encapsulant..Iaddend.
.Iadd.38. The device of claim 35, wherein the one or more first connectors are arranged a pattern around a periphery of the first substrate, the one or more first connectors being placed around the first die, the first die being spaced apart from the one or more first connectors, wherein a first one of the two or more dummy connectors is placed at a corner of the first die and a second one of the two or more dummy connectors is placed at a corresponding corner of the pattern of the one or more first connectors..Iaddend.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
(2)
(3)
(4) Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(5) The making and using of the embodiments of the present disclosure are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.
(6) As will be illustrated in the following, methods and apparatus for a package-on-package (PoP) device are disclosed. In short, an embodiment of a PoP device is formed by connecting a top package and a bottom package together using a plurality of PoP connectors on the bottom package connected to corresponding connectors of the top package. The PoP device further comprises a plurality of dummy connectors. A dummy connector is placed on the bottom package and is not connected to any corresponding connector in the top package. Therefore a dummy connector is not used for connection purposes. Instead, a dummy connector is used to reduce the molding compound volume in order to reduce the device warpage. Moreover, the dummy connector is made of metal, and can improve heat dissipation and stress redistribution. The dummy connector may be formed at the same time as the PoP connectors are formed.
(7)
(8) As illustrated in
(9) The first package 10 may package the die 106 using a flip-chip wafer level package (WLP) and wire bonding technique, or using a flip-chip and bump-on-trace (BOT) technique. Alternative package techniques may be used to form the package 10. The substrate 108 may also include redistribution lines (RDLs) (not shown) within and/or on one or both surfaces of the substrate 108 to allow for a different pin configuration as well as larger electrical connections. The substrate 108 may be, for example, a packaging substrate, a printed-circuit board, a high-density interconnect, or the like. The die 106 may be a memory chip or a logic chip, for example. The set of connectors 110 and 112 may comprise, for example, contact pads, lead free solder, eutectic lead, conductive pillars, combinations thereof, and/or the like. If the connectors 221 to 224 are solder balls, they may be formed using a ball mount process, followed by a solder reflow process. The connectors 221 to 224 may alternatively be formed using other methods.
(10) A second package 20, which may be called a bottom package, comprises a second substrate 104 with a second IC die 102 mounted thereon on one surface of the substrate, which may be the top surface of the substrate 104. The second die 102 may be of a logic function. The substrate 104 is connected to the die 102 by a set of connectors 116 and 120. The connectors 116 may be bond pads and the connectors 120 may be a plurality of solder balls, which together form the connections between the die 102 and the substrate 104. Another set of connectors 118 may be formed along an opposing surface of the second substrate 104 from the die 102, which may be the bottom surface. TSVs 121 in the second substrate 104 may provide an electrical connection among the connectors 116 and the connectors 118. A plurality of connectors such as solder balls 211 to 214 may be formed on the bottom surface of the substrate 104. The substrate 104 may also include RDLs (not shown) within and/or on one or both surfaces of the second substrate 104 to allow for a different pin configuration as well as larger electrical connections.
(11) In an embodiment, the substrate 104 may be any suitable substrate, such as a silicon substrate, an organic substrate, a ceramic substrate, a dielectric substrate, a laminate substrate, or the like. The connectors 116, 120, and 118 may comprise, for example, contact pads, lead free solder, eutectic lead, conductive pillars, combinations thereof, and/or the like. The die 102 may be any suitable integrated circuit die for a particular application. For example, the die 102 may be a memory chip, such as a DRAM, SRAM, NVRAM, or a logic circuit. There is only die 102 shown in
(12) The first package 10 and the second package 20 may be electrically coupled to form a package-on-package (PoP) device 100 as shown in
(13) The connectors 35 and 36 illustrated in
(14)
(15)
(16)
(17) At step 305, a grinding or polishing process may be performed to remove portions of the molding encapsulant 230 from over a top surface of the die 102 to expose the die 102. The molding encapsulant 230 is also grinded to expose the PoP connectors 31 to 34 so that they can be connected to the connectors of the top package. In addition, not shown, a flux may be applied to the surface of the molding encapsulant 230 and the connectors 31 to 34. The flux helps clean the surface of the molding encapsulant 230 and the PoP connectors 31 to 34, thereby aiding in formation of an electrical contact between the PoP connectors 31 to 34 and the connectors 221 and 224. The flux may be applied by, for example, in a dipping operation in which the surface of the molding compound 230 and the connectors 31 to 34 is dipped in a flux.
(18) In step 307, the top package is aligned so that the connectors 221 to 224 of the top package are placed on top of the PoP connectors 31 to 34 of the bottom package. The method includes coupling each of the plurality of connectors 221 to 224 of the top package to one of the plurality of connectors 31 to 34 on the top surface of the second substrate of the bottom package.
(19) Afterwards, in step 309, the formed package is reflowed to form connections between the PoP connectors 31 to 34 of the bottom package and the connectors 221 to 224 of the top package. In an embodiment, the reflow process is performed using an induction reflow process. In other embodiments, however, other reflow processes may also be used. The result is a PoP device as shown in
(20) Following a similar process, further embodiments may be constructed.
(21)
(22) The dummy connectors 401 to 404 aligned on line A are placed close to the PoP connectors.
(23)
(24) It should be understood that the above description provides a general description of embodiments and that embodiments may include numerous other features. For example, embodiments may include under bump metallization layers, passivation layers, molding compounds, additional dies and/or substrates, and the like. Additionally, the structure, placement, and positioning of the die 106 and the die 102 are provided for illustrative purposes only, and accordingly, other embodiments may utilize different structures, placements, and positions.
(25) It should also be understood that the ordering of the various steps discussed above are provided for illustrative purposes only, and as such, other embodiments may utilize different sequences. These various orderings of the step are to be included within the scope of embodiments.
(26) Thereafter, other normal processes may be used to complete the device 100. For example, the second substrate 104 may be attached to yet another substrate, such as a printed circuit board (PCB), a high-density interconnect, a silicon substrate, an organic substrate, a ceramic substrate, a dielectric substrate, a laminate substrate, another semiconductor package, or the like.
(27) Although embodiments of the present disclosure and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present disclosure. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.