Semiconductor Package and Method of Forming the Same
20210351149 · 2021-11-11
Inventors
Cpc classification
H01L2924/19105
ELECTRICITY
H01L25/18
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L24/20
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2224/04042
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/0651
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/19
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/19
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2225/1041
ELECTRICITY
H01L2225/06568
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/568
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L2225/1035
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
Abstract
A method of forming a semiconductor package includes receiving a carrier, coating the carrier with a bonding layer, forming a first insulator layer over the bonding layer, forming a backside redistribution layer over the first insulator layer, forming a second insulator layer over the backside redistribution layer, patterning the second insulator layer to form a recess that extends through the second insulator layer and to the backside redistribution layer, filling the recess with a solder, and coupling a surface-mount device (SMD) to the solder.
Claims
1. A method of forming a semiconductor package, the method comprising: receiving a carrier; coating the carrier with a bonding layer; forming a first insulator layer over the bonding layer; forming a backside redistribution layer over the first insulator layer; forming a second insulator layer over the backside redistribution layer; patterning the second insulator layer to form a recess that extends through the second insulator layer and to the backside redistribution layer; filling the recess with a solder; and coupling a surface-mount device (SMD) to the solder.
2. The method of claim 1, further comprising providing a molding compound over the SMD.
3. The method of claim 2, further comprising providing a chip adjacent the molding compound, wherein providing the molding compound includes providing the molding compound over the chip, and removing the molding compound on a top surface of the chip.
4. The method of claim 3, further comprising forming a front redistribution layer coupled to the top surface of the chip.
5. The method of claim 4, further comprising: forming a via hole that extends through the molding compound and the second insulator layer and to the backside redistribution layer; and filling the via hole with a via material, wherein forming the front redistribution layer includes forming the front redistribution layer coupled to the via material.
6. The method of claim 4, further comprising providing a plurality of metal bumps coupled to the front redistribution layer.
7. The method of claim 1, further comprising: debonding the carrier from the semiconductor package; and providing a plurality of metal bumps extending through the first insulator layer and coupled to the backside redistribution layer.
8. A method of forming a semiconductor package comprising a chip and a component, comprising: providing a temporary bonding layer over a carrier; forming a first insulator layer over the temporary bonding; forming a backside redistribution layer over the insulator layer; forming a second insulator layer over the backside redistribution layer; patterning the second insulator layer to form a recess exposing a portion of the backside redistribution layer; providing a pre-solder in the recess of the second insulator layer; and providing the chip and the component over the second insulator layer, and contacting the component to the pre-solder in the recess of the second insulator layer.
9. The method of claim 8, further comprising: providing a molding compound over the component and adjacent to the chip; opening a via hole in the molding compound and the second insulator layer; providing a via in the via hole of the molding compound and the second insulator layer; providing a front redistribution layer over the chip and the via to connect the chip and the component by using the backside redistribution layer, the via and the front redistribution layer; debonding the semiconductor package from the carrier; and providing the semiconductor package over and connected to a printed circuit board.
10. The method of claim 9, wherein forming the backside redistribution layer over the insulator layer further comprises forming a pad having a notch in the backside redistribution layer.
11. The method of claim 9, wherein forming the backside redistribution layer over the insulator layer further comprises forming a pad having a slot in the backside redistribution layer.
12. The method of claim 9, wherein forming the backside redistribution layer over the insulator layer further comprises forming a u-shape pad having an open structure in the backside redistribution layer.
13. The method of claim 9, further comprising providing a plurality of metal bumps connected to the chip and the component by the front redistribution layer.
14. The method of claim 8, wherein providing the chip and the component over the second insulator layer further comprises providing a surface-mount device (SMD) over the second insulator layer.
15. The method of claim 14, wherein the notch interrupts a laterally-extending end edge of the pad by extending longitudinally inward from the laterally-extending end edge.
16. The method of claim 15, wherein the notch has an open end at the laterally-extending end edge of the pad and a closed end longitudinally opposite the open end.
17. The method of claim 16, wherein the notch is located between a first side edge and a second side edge of the pad to form (i) a first tab bounded by a first side of the notch and the end edge and the first side edge and (ii) a second tab bounded by a second side of the notch and the end edge.
18. The method of claim 17, wherein the at least one pad comprises first and second pads that connect the SMD to the backside redistribution layer and are spaced apart from each other in a longitudinal direction.
19. The method of claim 18, wherein the SMD covers only one of the first tab or the second tab.
20. A method for forming a semiconductor package comprising a chip and a component, comprising: providing a temporary bonding layer over a carrier; forming a first insulator layer over the temporary bonding; forming a backside redistribution layer over the insulator layer; forming a second insulator layer over the backside redistribution layer; patterning the second insulator layer to form a recess exposing a portion of the backside redistribution layer; and providing the chip and the component over the second insulator layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0003] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0004]
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
DETAILED DESCRIPTION
[0014] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0015] Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
[0016] For mobile application, a form factor refers to a mobile device's size, shape, and style, as well as the layout and position of the components, such as embedded SMD components and chips. Consumers prefer devices with a thinner form factor, which makes manufacture of the devices more difficult.
[0017] In order to reach the thinner package form factor without sacrificing signal integrity, the SMD components may be placed between the substrate (e.g., PCB) and the chips, and by the side of ball grid array (“BGA”) balls. The distance therebetween is determined by the BGA balls. The SMD components should have a height which is less than a stand-off height of the BGA balls. In one embodiment, the height of the SMD components is about 130-150 micrometers; the height of the pre-solder is about 20 micrometers; and the stand-off-height of the BGA balls is about 140-170 micrometers. It has been demonstrated that the design margin for the placement of the SMD components is very tight. Therefore, to enlarge the design margin, this disclosure embeds the SMD in the molding.
[0018] In one embodiment, a new package structure is disclosed. Some pads of a backside redistribution layer (B/S RDL) in the package are designed with an open structure. By using the open structure, the molding material can flow into the space under the SMD component.
[0019] The chip may be selected from the group consisting of silicon semiconductors or III-V semiconductors. The chips may include a microelectromechanical system (MEMS) S).
[0020]
[0021] An insulator layer 106 is formed over the temporary bonding layer 104. The insulator layer 106 may be formed of, for example, epoxy or polymer. A backside redistribution layer 108 is formed over the insulator layer 106, then, the backside redistribution layer 108 is patterned by using a mask (not shown). The material for the backside redistribution layer 108 may include, but is not limited to, for example, Cu, Al, AlCu, Al alloy, Cu alloy, or other conductive materials.
[0022]
[0023]
[0024]
[0025]
[0026]
[0027] The trace 711 and the PBO layer 706 can be either a single layer or stacked multiple layers. In the embodiment with the trace 711 and the PBO layer 706 having stacked multiple layers, the formation of the PBO layer 706 and the trace 711 may include: forming a first PBO layer over the chip 302 and the molding compound 402; etching the first PBO layer and forming a first trace layer in the etched portion; repeating the formation and the etching process; and forming the UBM 712 over the end of the trace 711 (landing pad). The material for the front redistribution layer 702 may comprise, but is not limited to, for example Cu, Al, AlCu, Al alloy, Cu alloy, or other conductive materials. As such, a semiconductor package 700 is provided. The SMD components 204 are placed in the molding compound 402 and are not placed between BGA balls. So the SMD components 204 are no longer constrained by a height which is less than the stand-off-height of the BGA balls. While having a thinner package form factor without sacrificing signal integrity, the design margin for placement of the SMD components 204 relaxes.
[0028]
[0029] In the embodiment, the semiconductor package 902 includes two stacked mobile DDRs (or LPDDR) 904, 905 and a packaging substrate 903. The packaging substrate 903 includes a redistribution layer (not shown) similar to the abovementioned, and connects to the two mobile DDRs 904, 905 through bonding wires 906. Metal bumps 910 provide electrical connection between the backside redistribution layer 108 and the packaging substrate 903. Therefore, the semiconductor package 902 is bonded to the backside redistribution layer of the semiconductor packages 700, so that a package-on-package structure 900 including the semiconductor packages 700, 902 is provided.
[0030]
[0031] A first insulator layer 1006 is formed over the temporary bonding layer 1004. The first insulator layer 1006 may be formed of, for example, epoxy or polymer. A backside redistribution layer 1008 is formed over the first insulator layer 1006, then, the backside redistribution layer 1008 is patterned by using a mask (not shown). The material for the backside redistribution layer 1008 may comprise, but is not limited to, for example Cu, Al, AlCu, Al alloy, Cu alloy, or other conductive materials.
[0032]
[0033]
[0034]
[0035]
[0036]
[0037] Before providing the molding compound 1502, a portion of the second insulator layer 1102 is removed to form a recess and to expose a portion 1506 of the backside redistribution layer 1008, and a conductive material 1504 is filled in the recess for further electrical connection.
[0038]
[0039]
[0040]
[0041] The SMD components 1204 are placed in the molding compound 1502 and are not placed between BGA balls. So the SMD components 1204 are no longer constrained by a height which is less than the stand-off-height of the BGA balls. While having a thinner package form factor without sacrificing signal integrity, the design margin for placement of the SMD components 1204 relaxes.
[0042]
[0043] In the embodiment, the sequence of the processes abovementioned provides an example and does not limit scope of the disclosure. There are other possibilities to realize the semiconductor package and the method of forming the same, such as an alternative sequence which fabricates the via 1702 prior to the molding compound 1502.
[0044]
[0045]
[0046]
[0047]
[0048]
[0049] The operation 2506 further includes forming a pad having a notch in the backside redistribution layer. The operation 2506 further includes forming a pad having a slot in the backside redistribution layer. The operation 2506 further includes forming a u-shape pad having a open structure in the backside redistribution layer. The method 2500 further includes providing a plurality of metal bumps connected to the chip and the component by the front redistribution layer. The method 2500 further includes: providing a molding compound over the component and adjacent to the chip; opening a via hole in the molding compound; providing a via in the via hole of the molding compound; and providing a front redistribution layer over the chip and the via to connect the chip and the component by using the backside redistribution layer, the via and the front redistribution layer; debonding the semiconductor package from the carrier; and providing the semiconductor package over and connected to a printed circuit board. The operation 2510 further includes providing a surface-mount device (SMD) over the backside redistribution layer. The operation 2504 further includes forming the insulator layer made of polymer over the temporary bonding.
[0050]
[0051] The operation 2606 further includes forming a pad having a notch in the backside redistribution layer. The operation 2606 further includes forming a pad having a slot in the backside redistribution layer. The operation 2606 further includes forming a u-shape pad having a open structure in the backside redistribution layer. The method 2600 further includes providing a plurality of metal bumps connected to the chip and the component by the front redistribution layer. The method 2600 further includes: providing a molding compound over the component and adjacent to the chip; opening a via hole in the molding compound and the second insulator layer; providing a via in the via hole of the molding compound and the second insulator layer; and providing a front redistribution layer over the chip and the via to connect the chip and the component by using the backside redistribution layer, the via and the front redistribution layer; debonding the semiconductor package from the carrier; and providing the semiconductor package over and connected to a printed circuit board. The operation 2614 further includes providing a surface-mount device (SMD) over the second insulator layer.
[0052] According to an exemplary embodiment, a method of forming a semiconductor package comprises: receiving a carrier; coating the carrier with a bonding layer; forming a first insulator layer over the bonding layer; forming a backside redistribution layer over the first insulator layer; forming a second insulator layer over the backside redistribution layer; patterning the second insulator layer to form a recess that extends through the second insulator layer and to the backside redistribution layer; filling the recess with a solder; and coupling a surface-mount device (SMD) to the solder.
[0053] According to an exemplary embodiment, a semiconductor package comprises: a first insulator layer; a backside redistribution layer over the first insulator layer; a second insulator layer over the backside redistribution layer; a surface-mount device (SMD) over the second insulator layer; and a solder extending through the second insulator layer and coupled to the backside redistribution layer and the SMD.
[0054] According to an exemplary embodiment, a semiconductor package comprises a backside redistribution layer, a surface-mount device (SMD), a pad between the backside redistribution layer and the SMD, and a solder joining the backside redistribution layer, the SMD, and the pad.
[0055] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.