POWER AMPLIFIER MODULE
20210344304 ยท 2021-11-04
Inventors
Cpc classification
H03F1/0261
ELECTRICITY
H03F2200/102
ELECTRICITY
H03F1/0277
ELECTRICITY
H03F2200/105
ELECTRICITY
H03F2203/21131
ELECTRICITY
H03F2200/387
ELECTRICITY
H03F2200/222
ELECTRICITY
International classification
H03F1/02
ELECTRICITY
Abstract
A power amplifier module includes an amplifier transistor and a bias circuit. A first power supply voltage based on a first operation mode or a second power supply voltage based on a second operation mode is supplied to the amplifier transistor. The amplifier transistor receives a first signal and outputs a second signal obtained by amplifying the first signal. The bias circuit supplies a bias current to the amplifier transistor. The bias circuit includes first and second resistors and first and second transistors. The first transistor is connected in series with the first resistor and is turned ON by a first bias control voltage which is supplied when the first operation mode is used. The second transistor is connected in series with the second resistor and is turned ON by a second bias control voltage which is supplied when the second operation mode is used.
Claims
1. A power amplifier module comprising: an amplifier transistor configured to receive a first signal and to output a second signal obtained by amplifying the first signal; and a bias circuit configured to supply a bias current to the amplifier transistor, the bias circuit comprising: a plurality of bias transistors connected in parallel; and a plurality of resistors, wherein each of the resistors is connected at a first end only to an emitter of a respective one of the plurality of bias transistors, each emitter not being connected to any other element, and wherein each of the resistors is connected at a second end to a common node.
2. The power amplifier module according to claim 1, comprising at least three bias transistors, and at least three resistors.
3. The power amplifier module according to claim 1, wherein the amplifier transistor comprises a plurality of fingers, wherein the bias circuit further comprises a second plurality of resistors, wherein each of the second plurality of resistors is connected at a first end to the common node, and is connected at a second end to a respective one of the plurality of fingers of the amplifier transistor, and wherein each of the second plurality of resistors has the same resistance value.
4. The power amplifier module according to claim 1, wherein the amplifier transistor is a multi-finger transistor having N fingers.
5. A multi-stage power amplifier module comprising a plurality of amplification stages, wherein at least one of the plurality of amplification stages comprises the power amplifier module according to claim 3.
6. A power amplifier module comprising: an amplifier transistor comprising a plurality of fingers and being configured to receive a first signal and to output a second signal obtained by amplifying the first signal; and a bias circuit configured to supply a bias current to the amplifier transistor, the bias circuit comprising: a plurality of bias transistors connected in parallel; a first resistor, wherein the first resistor is connected at a first end only to an emitter of a first of the plurality of bias transistors, the emitter not being connected to any other element, and wherein the first resistor is connected at a second end to a common node, and an emitter of a second of the plurality of bias transistors is connected to the common node; and a plurality of resistors, wherein each of the plurality of resistors is connected at a first end to the common node, and is connected at a second end to a respective one of the plurality of fingers of the amplifier transistor.
7. A multi-stage power amplifier module comprising a plurality of amplification stages, wherein at least one of the plurality of amplification stages comprises the power amplifier module according to claim 6.
8. A multi-stage power amplifier module comprising: a first stage; and a second stage, wherein: the first stage and the second stage each comprise an amplifier transistor comprising a plurality of fingers and configured to receive a first signal and to output a second signal obtained by amplifying the first signal; the first stage comprises a first bias circuit configured to supply a first bias current to the amplifier transistor, the first bias circuit comprising: a first resistor, a first bias transistor that is connected in series with the first resistor, a second resistor, and a second bias transistor that is connected in series with the second resistor; and the second stage comprises a second bias circuit configured to supply a second bias current to the amplifier transistor, the second bias circuit comprising: a plurality of bias transistors connected in parallel, each of the plurality of bias transistors being turned ON by a bias control voltage based on a mode signal indicating an operation mode to be used to amplify the first signal, a third resistor, wherein the third resistor is connected at a first end only to an emitter of a first of the plurality of bias transistors, the emitter not being connected to any other element and is connected at a second end to a common node, and wherein an emitter of a second of the plurality of bias transistors is connected to the common node, and a plurality of resistors, wherein each of the plurality of resistors is connected at a first end to the common node, and is connected at a second end to a respective one of the plurality of fingers of the amplifier transistor.
Description
BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
DETAILED DESCRIPTION
[0027] An embodiment of the present disclosure will be described below with reference to the accompanying drawings.
[0028] As shown in
[0029] The baseband section 110 modulates an input signal, such as an audio signal or a data signal, on the basis of a modulation method, such as HSUPA or LTE, and outputs a modulation signal. In this embodiment, a modulation signal output from the baseband section 110 is an IQ signal (I (In-phase) signal and Q (Quadrature) signal) representing the amplitude and the phase on an IQ plane. The frequency of an IQ signal is, for example, about several MHz to several tens of MHz.
[0030] The baseband section 110 also outputs a mode signal MODE which specifies an operation mode of the power amplifier module 113. In this embodiment, the power amplifier module 113 is operable in the envelope tracking (ET) mode and the average power tracking (APT) mode. If the output of the power amplifier module 113 is a predetermined level or higher, the baseband section 110 outputs a mode signal MODE which specifies the ET mode. If the output of the power amplifier module 113 is lower than the predetermined level, the baseband section 110 outputs a mode signal MODE which specifies the APT mode.
[0031] The baseband section 110 also outputs a control signal for controlling the power supply voltage in accordance with the operation mode of the power amplifier module 113. More specifically, in the case of the ET mode, the baseband section 110 detects the amplitude level of a modulation signal on the basis of the IQ signal, and outputs a power supply control signal CTRL.sub.ET to the power supply circuit 112 so that a power supply voltage V.sub.REG to be supplied to the power amplifier module 113 will be at a level corresponding to the amplitude level of an RF signal. On the other hand, in the case of the APT mode, the baseband section 110 outputs a power supply control signal CTRL.sub.APT to the power supply circuit 112 so that a power supply voltage V.sub.REG to be supplied to the power amplifier module 113 will be at a level corresponding to the average power of the power amplifier module 113.
[0032] The RF section 111 generates an RF signal (RF.sub.IN) used for performing radio transmission from the IQ signal output from the baseband section 110. The frequency of the RF signal is about several hundreds of MHz to several GHz. In this case, instead of performing direct conversion from the IQ signal into the RF signal, the RF section 111 may first convert the IQ signal into an IF (Intermediate Frequency) signal and then convert the IF signal into the RF signal.
[0033] The power supply circuit 112 generates a power supply voltage V.sub.REG at a level corresponding to the operation mode, on the basis of the mode signal MODE and the power supply control signal CTRL.sub.ET or CTRL.sub.APT, and supplies the generated power supply voltage V.sub.REG to the power amplifier module 113. More specifically, in the case of the ET mode, the power supply circuit 112 generates a power supply voltage V.sub.REG (first power supply voltage) corresponding to the power supply control signal CTRL.sub.ET. In the case of the APT mode, the power supply circuit 112 generates a power supply voltage V.sub.REG (second power supply voltage) corresponding to the power supply control signal CTRL.sub.APT. The power supply circuit 112 may include a DC-to-DC converter which generates a power supply voltage V.sub.REG at a desired level from an input voltage (for example, a battery voltage V.sub.BAT).
[0034] The power amplifier module 113 amplifies power of the RF signal (RF.sub.IN) output from the RF section 111 to a level which is high enough to be transmitted to a base station, on the basis of the power supply voltage V.sub.REG supplied from the power supply circuit 112, and outputs an amplified signal (RF.sub.OUT).
[0035] The front-end section 114 performs filtering on the amplified signal (RF.sub.OUT) and switching between the amplified signal (RF.sub.OUT) and a signal received from a base station. The amplified signal output from the front-end section 114 is transmitted to the base station via the antenna 115.
[0036]
[0037] The transistors 200.sub.A and 200.sub.B form a two-stage amplifier, which amplifies an input RF signal (RF.sub.IN) and outputs an amplified signal (RF.sub.OUT). The transistors 200.sub.A and 200.sub.B are each constituted by a bipolar transistor, for example, a heterojunction bipolar transistor (HBT). The first-stage (driving-stage) transistor 200.sub.A amplifies the input RF signal (RF.sub.IN) and outputs the amplified signal. The second-stage transistor 200.sub.B amplifies the signal output from the transistor 200.sub.A and outputs the amplified signal. The number of stages of the amplifier is not restricted to two, and may be one or three or more.
[0038] The bias circuits 210.sub.A and 210.sub.B supply bias to the transistors 200.sub.A and 200.sub.B, respectively. The bias circuit 210.sub.A supplies a bias current I.sub.BIAS1 corresponding to a bias control signal S.sub.C1 output from the bias control circuit 240 to the transistor 200.sub.A. The bias circuit 210.sub.B supplies a bias current I.sub.BIAS2 corresponding to a bias control signal S.sub.C2 output from the bias control circuit 240 to the transistor 200.sub.B.
[0039] The matching circuits 220, 221, and 222 are disposed for performing impedance matching between circuits. The matching circuits 220, 221, and 222 are each constituted by, for example, inductors and capacitors.
[0040] The inductors 230.sub.A and 230.sub.B are disposed for the isolation of the RF signal. The power supply voltage V.sub.REG is supplied to the transistors 200.sub.A and 200.sub.B via the inductors 230.sub.A and 230.sub.B, respectively. In the power amplifier module 113 shown in
[0041] The bias control circuit 240 outputs the bias control signals S.sub.C1 and S.sub.C2 to the transistors 200.sub.A and 200.sub.B, respectively, on the basis of the mode signal MODE so that bias to be supplied to the transistors 200.sub.A and 200.sub.B will be at a suitable level corresponding to the operation mode (ET/APT mode). The control operation using the bias control signals S.sub.C1 and S.sub.C2 will be discussed later. The bias control circuit 240 may be disposed outside of the power amplifier module 113.
[0042]
[0043] The transistors 300.sub.A_1 and 300.sub.A_2 are bipolar transistors, for example, HBTs. The bias control voltage V.sub.C1_1 is supplied to the base of the transistor 300.sub.A_1 via the resistor 310.sub.A_1. The bias control voltage V.sub.C1_2 is supplied to the base of the transistor 300.sub.A_2 via the resistor 310.sub.A_2. A power supply voltage of a predetermined level, for example the battery voltage V.sub.BAT, is supplied to the collectors of the transistors 300.sub.A_1 and 300.sub.A_2.
[0044] One end of the resistor 312.sub.A_1 is connected to the emitter of the transistor 300.sub.A_1 and the other end thereof is connected to the base of the transistor 200.sub.A. That is, the resistor 312.sub.A_1 is connected in series with the transistor 300.sub.A_1. One end of the resistor 312.sub.A_2 is connected to the emitter of the transistor 300.sub.A_2 and the other end thereof is connected to the base of the transistor 200.sub.A. That is, the resistor 312.sub.A_2 is connected in series with the transistor 300.sub.A_2. The resistance value R.sub.B1_1 of the resistor 312.sub.A_1 is different from the resistance value R.sub.B1_2 of the resistor 312.sub.A_2.
[0045] In the bias circuit 210.sub.A1, one of the transistors 300.sub.A_1 and 300.sub.A_2 is turned ON under the control of the bias control voltages V.sub.C1_1 and V.sub.C1_2. Then, the bias current I.sub.BIAS1 is output via one of the transistors 300.sub.A_1 and 300.sub.A_2 that is turned ON and the resistor 312.sub.A_1 or 312.sub.A_2 connected in series with this transistor. This control operation will be described below more specifically. For example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 300.sub.A_1 is turned ON and the transistor 300.sub.A_2 is turned OFF. In this case, the bias circuit 210.sub.A1 outputs the bias current I.sub.BIAS1 determined by the bias control voltage V.sub.C1_1 and the resistance value R.sub.B1_1. When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 300.sub.A_1 is turned OFF and the transistor 300.sub.A_2 is turned ON. In this case, the bias circuit 210.sub.A1 Outputs the bias current I.sub.BIAS1 determined by the bias control voltage V.sub.C1_2 and the resistance value R.sub.B1_2.
[0046] The configuration of the bias circuit 210.sub.B1 is similar to that of the bias circuit 210.sub.A1. Elements of the bias circuit 210.sub.B1 equivalent to those of the bias circuit 210.sub.A1 are designated by like reference numerals, and an explanation thereof will be omitted. In the bias circuit 210.sub.B1, as well as in the bias circuit 210.sub.A1, the resistance value R.sub.B2_1 of the resistor 312.sub.B_1 is different from the resistance value R.sub.B2_2 of the resistor 312.sub.B_2.
[0047] In the bias circuit 210.sub.B1, for example, when the bias control voltage V.sub.C2_1 is at a high level and the bias control voltage V.sub.C2_2 is at a low level, the transistor 300.sub.B_1 is turned ON and the transistor 300.sub.B_2 is turned OFF. In this case, the bias circuit 210.sub.B1 outputs the bias current I.sub.BIAS2 determined by the bias control voltage V.sub.C2_1 and the resistance value R.sub.B2_1. When the bias control voltage V.sub.C2_1 is at a low level and the bias control voltage V.sub.C2_2 is at a high level, the transistor 300.sub.B_1 is turned OFF and the transistor 300.sub.B_2 is turned ON. In this case, the bias circuit 210.sub.B1 outputs the bias current I.sub.BIAS2 determined by the bias control voltage V.sub.C2_2 and the resistance value R.sub.B2_2.
[0048] In the power amplifier module 113, in the case of the ET mode, the bias control voltages V.sub.C1_1 and V.sub.C2_1 are made to have a high level, while the bias control voltages V.sub.C1_2 and V.sub.C2_2 are made to have a low level. In contrast, in the case of the APT mode, the bias control voltages V.sub.C1_1 and V.sub.C2_1 are made to have a low level, while the bias control voltages V.sub.C1_2 and V.sub.C2_2 are made to have a high level. With this control operation, the power amplifier module 113 is able to generate a bias current based on a suitable bias control voltage and a suitable resistance value corresponding to the operation mode. The value of the bias control voltage V.sub.C1_1 at a high level may be different from that of the bias control voltage V.sub.C1_2. For example, the bias control voltage V.sub.C1_1 at a high level (for example, about 2.85 V) may be higher than the bias control voltage V.sub.C1_2 at a high level (for example, about 2.8 V). The relationship between the bias control voltages V.sub.C2_1 and V.sub.C2_2 may be similar to that between the bias control voltages V.sub.C1_1 and V.sub.C1_2.
[0049]
[0050]
[0051] As shown in
[0052]
[0053] In the example shown in
[0054] In the bias circuit 210.sub.A2, for example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistors 300.sub.A_1_1 through 300.sub.A_1_N are turned ON and the transistors 300.sub.A_2_1 through 300.sub.A_2_N are turned OFF. In this case, the bias circuit 210.sub.A2 outputs the bias current I.sub.BIAS1_k determined by the bias control voltage V.sub.C1_1 and the resistance value R.sub.B1_1_1_k to the transistor 200.sub.A_k (k=1 to N). When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistors 300.sub.A_1_1 through 300.sub.A_1_N are turned OFF and the transistors 300.sub.A_2_1 through 300.sub.A_2_N are turned ON. In this case, the bias circuit 210.sub.A2 outputs the bias current I.sub.BIAS1_k determined by the bias control voltage V.sub.C1_2 and the resistance value R.sub.B1_2_k to the transistor 200.sub.A_k (k=1 to N). With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0055]
[0056] The bias circuit 210.sub.A3 shown in
[0057] In the bias circuit 210.sub.A3, for example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 300.sub.A_1 is turned ON and the transistor 300.sub.A_2 is turned OFF. In this case, the bias circuit 210.sub.A3 outputs the bias current I.sub.BIAS1_k determined by the bias control voltage V.sub.C1_1 and the resistance value R.sub.B1_1_k to the transistor 200.sub.A_k (k=1 to N). When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 300.sub.A_1 is turned OFF and the transistor 300.sub.A_2 is turned ON. In this case, the bias circuit 210.sub.A3 outputs the bias current I.sub.BIAS1_k determined by the bias control voltage V.sub.C1_2 and the resistance values R.sub.B1_2 and R.sub.B1_1_k to the transistor 200.sub.A_k (k=1 to N). With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0058]
[0059] In the example shown in
[0060] In the bias circuit 210.sub.A4, for example, when the bias control voltage V.sub.C1_k is at a high level and the other bias control voltages are at a low level, among the transistors 300.sub.A_n (n=1 to N), the transistor 300.sub.A_k is turned ON and the other transistors are turned OFF. In this case, the bias circuit 210.sub.A4 outputs the bias current I.sub.BIAS1 determined by the bias control voltage V.sub.C1_k and the resistance value R.sub.B1_k to the transistor 200.sub.A (k=1 to N). With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0061]
[0062] The bias circuit 210.sub.A5 shown in
[0063] The transistors 800.sub.A_1 and 800.sub.A_2 are field-effect transistors (FETs). The bias control voltage V.sub.C_1 is supplied to the gate of the transistor 800.sub.A_1 via the resistor 310.sub.A_1. The bias control voltage V.sub.C1_2 is supplied to the gate of the transistor 800.sub.A_2 via the resistor 310.sub.A_2. The drains of the transistors 800.sub.A_1 and 800.sub.A_2 are connected to the emitter of the transistor 810.sub.A. The sources of the transistors 800.sub.A_1 and 800.sub.A_2 are connected to the resistors 312.sub.A_1 and 312.sub.A_2, respectively.
[0064] The transistor 810.sub.A is a bipolar transistor, for example, an HBT. The bias control voltage V.sub.C1_3 is supplied to the base of the transistor 810.sub.A via the resistor 820.sub.A. A power supply voltage of a predetermined level, for example the battery voltage V.sub.BAT, is supplied to the collector of the transistor 810.sub.A. The emitter of the transistor 810.sub.A is connected to the drains of the transistors 800.sub.A1 and 800.sub.A_2. That is, the transistor 810.sub.A is connected in series with the transistors 800.sub.A_1 and 800.sub.A_2.
[0065] In the bias circuit 210.sub.A5, one of the transistors 800.sub.A1 and 800.sub.A_2 is turned ON under the control of the bias control voltages V.sub.C1_1 and V.sub.C1_2. Additionally, in the bias circuit 210.sub.A5, under the control of the bias control voltage V.sub.C1_3, the currents to be supplied to the transistors 800.sub.A_1 and 800.sub.A_2 are controlled. For example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 800.sub.A_1 is turned ON and the transistor 800.sub.A_2 is turned OFF. In this case, the bias circuit 210.sub.A5 outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_1 and V.sub.C1_3 and the resistance value R.sub.B1_1. When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 800.sub.A_1 is turned OFF and the transistor 800.sub.A_2 is turned ON. In this case, the bias circuit 210.sub.A5 Outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_2 and V.sub.C1_3 and the resistance value R.sub.B1_2. With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0066]
[0067] The bias circuit 210.sub.A6 shown in
[0068] In the bias circuit 210.sub.A6, for example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 800.sub.A_1_k is turned ON and the transistor 800.sub.A_2_k is turned OFF (k=1 to N). In this case, the bias circuit 210.sub.A6 outputs the bias current I.sub.BIAS1_k determined by the bias control voltages V.sub.C1_1 and V.sub.C1_3 and the resistance value R.sub.B1_1_k to the transistor 200.sub.A_k (k=1 to N). When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 800.sub.A_1_k is turned OFF and the transistor 800.sub.A_2_k is turned ON (k=1 to N). In this case, the bias circuit 210.sub.A6 outputs the bias current I.sub.BIAS1_k determined by the bias control voltages V.sub.C1_2 and V.sub.C1_3 and the resistance value R.sub.B1_2_k to the transistor 200.sub.A_k (k=1 to N). With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0069]
[0070] The bias circuit 210.sub.A7 shown in
[0071] In the bias circuit 210.sub.A7, for example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 800.sub.A_1 is turned ON and the transistor 800.sub.A_2 is turned OFF. In this case, the bias circuit 210.sub.A7 outputs the bias current I.sub.BIAS1_k determined by the bias control voltages V.sub.C1_1 and V.sub.C1_3 and the resistance value R.sub.B1_1_k to the transistor 200.sub.A_k (k=1 to N). When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 800.sub.A_1 is turned OFF and the transistor 800.sub.A_2 is turned ON. In this case, the bias circuit 210.sub.A7 outputs the bias current I.sub.BIAS1_k determined by the bias control voltages V.sub.C1_2 and V.sub.C1_3 and the resistance values R.sub.B1_2 and R.sub.B1_1_k to the transistor 200.sub.A_k (k=1 to N). With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0072]
[0073] The bias circuit 210.sub.A8 is a modified example of the bias circuit 210.sub.A5. In the bias circuit 210.sub.A8, resistors 312.sub.A_1 and 312.sub.A_2 connected in series with each other are connected to the emitter of the transistor 810.sub.A. The drain of the transistor 800.sub.A_1 is connected to one end of the resistor 312.sub.A_2 and the source thereof is connected to the other end of the resistor 312.sub.A_2. The drain of the transistor 800.sub.A_2 is connected to one end of the resistor 312.sub.A_1 and the source thereof is connected to the other end of the resistor 312.sub.A_1.
[0074] In the bias circuit 210.sub.A8, for example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 800.sub.A_1 is turned ON and the transistor 800.sub.A_2 is turned OFF. In this case, the bias circuit 210.sub.A8 outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_1 and V.sub.C1_3 and the resistance value R.sub.B1_1. When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 800.sub.A_1 is turned OFF and the transistor 800.sub.A_2 is turned ON. In this case, the bias circuit 210.sub.A8 outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_2 and V.sub.C1_3 and the resistance value R.sub.B1_2. With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0075]
[0076] The bias circuit 210.sub.A9 is a modified example of the bias circuit 210.sub.A8. The configuration of the bias circuit 210.sub.A9 is the same configuration as the bias circuit 210.sub.A8, except that bias circuit 210.sub.A9 does not include the resistor 310.sub.A_2 and the transistor 800.sub.A_2 provided in the bias circuit 210.sub.A8.
[0077] In the bias circuit 210.sub.A9, for example, when the bias control voltage V.sub.C1_1 is at a high level, the transistor 800.sub.A_1 is turned ON. In this case, the bias circuit 210.sub.A9 outputs the bias current I.sub.BIAS1 determined by the bias control voltage V.sub.C1_1 and the resistance value R.sub.B1_1. When the bias control voltage V.sub.C1_1 is at a low level, the transistor 800.sub.A_1 is turned OFF. In this case, the bias circuit 210.sub.A9 outputs the bias current I.sub.BIAS1 determined by the bias control voltage V.sub.C1_3 and the resistance values R.sub.B1_1 and R.sub.B1_2. With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0078]
[0079] The bias circuit 210.sub.A10 shown in
[0080] In the bias circuit 210.sub.A10, for example, when the bias control voltage V.sub.C1_1 is at a high level, the transistor 800.sub.A_1 is turned ON. In this case, the bias circuit 210.sub.A10 outputs the bias current I.sub.BIAS1_k determined by the bias control voltage V.sub.C1_1 and the resistance value R.sub.B1_1_k to the transistor 200.sub.A_k (k=1 to N). When the bias control voltage V.sub.C1_1 is at a low level, the transistor 800.sub.A_1 is turned OFF. In this case, the bias circuit 210.sub.A10 outputs the bias current I.sub.BIAS1_k determined by the bias control voltage V.sub.C1_3 and the resistance values R.sub.B1_2 and R.sub.B1_1_k to the transistor 200.sub.A_k (k=1 to N). With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0081]
[0082] The bias circuit 210.sub.A11 shown in
[0083] The collector of the transistor 300.sub.A_1 is connected to the emitter of the transistor 810.sub.A via the resistor 312.sub.A_1, and the emitter thereof is connected to the transistor 200.sub.A. The collector of the transistor 300.sub.A_2 is connected to the emitter of the transistor 810.sub.A via the resistor 312.sub.A_2, and the emitter thereof is connected to the transistor 200.sub.A.
[0084] In the bias circuit 210.sub.A11, one of the transistors 300.sub.A_1 and 300.sub.A_2 is turned ON under the control of the bias control voltages V.sub.C1_1 and V.sub.C1_2. Additionally, in the bias circuit 210.sub.A11, under the control of the bias control voltage V.sub.C1_3, the currents to be supplied to the transistors 300.sub.A_1 and 300.sub.A_2 are controlled. For example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 300.sub.A_1 is turned ON and the transistor 300.sub.A_2 is turned OFF. In this case, the bias circuit 210.sub.A11 outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_1 and V.sub.C1_3 and the resistance value R.sub.B1_1. When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 300.sub.A_1 is turned OFF and the transistor 300.sub.A_2 is turned ON. In this case, the bias circuit 210.sub.A11 outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_2 and V.sub.C1_3 and the resistance value R.sub.B1_2. With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0085]
[0086] The bias circuit 210.sub.A12 is a modified example of the bias circuit 210.sub.A8. The bias circuit 210.sub.A12 includes transistors 300.sub.A_1 and 300.sub.A_2 instead of the transistors 800.sub.A_1 and 800.sub.A_2 provided in the bias circuit 210.sub.A8. The collector of the transistor 300.sub.A_1 is connected to one end of the resistor 312.sub.A_2 and the emitter thereof is connected to the other end of the resistor 312.sub.A_2. The collector of the transistor 300.sub.A_2 is connected to one end of the resistor 312.sub.A_1 and the emitter thereof is connected to the other end of the resistor 312.sub.A_1.
[0087] In the bias circuit 210.sub.A12, for example, when the bias control voltage V.sub.C1_1 is at a high level and the bias control voltage V.sub.C1_2 is at a low level, the transistor 300.sub.A_1 is turned ON and the transistor 300.sub.A_2 is turned OFF. In this case, the bias circuit 210.sub.A12 outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_1 and V.sub.C1_3 and the resistance value R.sub.B1_1. When the bias control voltage V.sub.C1_1 is at a low level and the bias control voltage V.sub.C1_2 is at a high level, the transistor 300.sub.A_1 is turned OFF and the transistor 300.sub.A_2 is turned ON. In this case, the bias circuit 210.sub.A12 outputs the bias current I.sub.BIAS1 determined by the bias control voltages V.sub.C1_2 and V.sub.C1_3 and the resistance value R.sub.B1_2. With this configuration, it is possible to obtain advantages similar to those achieved by the bias circuit 210.sub.A1.
[0088] An exemplary embodiment of the disclosure has been discussed above. In the power amplifier module 113 including one of the bias circuits 210A.sub.1 through 210A.sub.8, 210A.sub.11, and 210A.sub.12, the ON state and the OFF state of two transistors are complementarily switched under the control of the bias control voltage V.sub.C1_1 supplied in a first operation mode (for example, the ET mode) and the bias control voltage V.sub.C1_2 supplied in a second operation mode (for example, the APT mode). Accordingly, the power amplifier module 113 is able to generate a bias current determined by the corresponding bias control voltage and resistance value based on the operation mode. It is thus possible to suitably control bias to be supplied to an amplifier transistor in a power amplifier module that is operable in multiple operation modes.
[0089] In the power amplifier module 113 including one of the bias circuits 210A.sub.5 through 210A.sub.8, 210A.sub.11, and 210A.sub.12, the ON state and the OFF state of two transistors are complementarily switched under the control of the bias control voltages V.sub.C1_1 and V.sub.C1_2, and also, the currents supplied to these transistors are controlled by using the bias control voltage V.sub.C1_3. Accordingly, the power amplifier module 113 is able to generate a bias current determined by the corresponding bias control voltages and resistance value based on the operation mode. It is thus possible to suitably control bias to be supplied to an amplifier transistor in a power amplifier module that is operable in multiple operation modes.
[0090] In the power amplifier module 113 including one of the bias circuits 210A.sub.9 and 210A.sub.10, the ON state and the OFF state of a transistor are switched under the control of the bias control voltage V.sub.C1_1 supplied in the first operation mode (for example, the ET mode), and also, the current supplied to this transistor is controlled by using the bias control voltage V.sub.C1_3. Accordingly, the power amplifier module 113 is able to generate a bias current determined by the corresponding bias control voltage and resistance value based on the operation mode. It is thus possible to suitably control bias to be supplied to an amplifier transistor in a power amplifier module that is operable in multiple operation modes.
[0091] The embodiment described above is provided for facilitating the understanding of the invention, but is not intended to be exhaustive or to limit the invention to the precise forms disclosed. Modifications and/or improvements may be made to the invention without departing from the scope and spirit of the invention, and equivalents of the invention are also encompassed in the invention. That is, suitable design changes made to the embodiment by those skilled in the art are also encompassed in the invention as long as they are within the scope and spirit of the invention. For example, the elements of the embodiment and the positions, materials, conditions, configurations, and sizes thereof are not restricted to those described in the embodiment and may be changed in an appropriate manner. The elements of the embodiment may be combined as long as such combinations are technically possible, and configurations obtained by combining the elements of the embodiment are also encompassed in the invention as long as they are within the scope and spirit of the invention.
[0092] While embodiments of the invention have been described above, it is to be understood that variations and modifications will be apparent to those skilled in the art without departing from the scope and spirit of the invention. The scope of the invention, therefore, is to be determined solely by the following claims.