FLIP CHIP BONDING METHOD AND CHIP USED THEREIN
20230326894 ยท 2023-10-12
Inventors
- Fei-Jain Wu (Hsinchu County, TW)
- Sheng-Jen Wu (Hsinchu County, TW)
- Hsueh-Shun Yeh (Hsinchu County, TW)
Cpc classification
H01L2224/73204
ELECTRICITY
H01L21/563
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/13007
ELECTRICITY
H01L2224/13019
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2224/1319
ELECTRICITY
H01L2224/13553
ELECTRICITY
International classification
Abstract
In a bonding process of a flip chip bonding method, a chip is bonded to contact pads of a substrate by composite bumps which each includes a raiser, a UBM layer and a bonding layer. Before the bonding process, the surface of the bonding layer facing toward the substrate is referred to as a surface to be bonded. During the bonding process, the surface to be bonded is boned to the contact pad and become a bonding surface on the contact pad. The bonding surface has an area greater than that of the surface to be bonded so as to reduce electrical impedance between the chip and the substrate.
Claims
1. A flip chip bonding method comprising the steps of: providing a substrate including a plurality of contact pads; providing a chip including a body, a plurality of bond pads, a protective layer and a plurality of composite bumps, the plurality of bond pads are disposed on the body, the protective layer is configured to cover a surface of the body and includes a plurality of openings, each of the plurality of openings is configured to expose one of the plurality of bond pads, each of the plurality of composite bumps is electrically connected to one of the plurality of bond pads and includes a raiser, a under metal metallization (UBM) layer and a bonding layer, the raiser is non-conductive and covered by the UBM layer, the UBM layer is electrically connected to the plurality of bond pads and covered by the bonding layer, the bonding layer is electrically connected to the UBM layer, the bonding layer located above the raiser has a surface to be bonded which faces toward the substrate; and performing a bonding process, the plurality of composite bumps of the chip are bonded to the plurality of contact pads of the substrate, the surface to be bonded of the bonding layer of each of the plurality of composite bumps is configured to contact one of the plurality of contact pads such that the bonding layer has a bonding surface on each of the plurality of contact pads, and an area of the bonding surface is greater than an area of the surface to be bonded.
2. The flip chip bonding method in accordance with claim 1, wherein a non-conductive film (NCF) is provided between the substrate and the chip before the bonding process, the plurality of composite bumps are configured to penetrate through the NCF to allow the surface to be bonded of the bonding layer to contact the plurality of contact pads during the bonding process, the substrate and the chip are configured to be compressed continuously during the bonding process to allow the NCF to be filled between the substrate and the chip and cover the plurality of composite bumps.
3. The flip chip bonding method in accordance with claim 1, wherein the raiser of each of the plurality of composite bumps is disposed on the protective layer or one of the plurality of bond pads.
4. The flip chip bonding method in accordance with claim 3, wherein the raiser and the plurality of composite bumps are pyramids or cones extended in a direction vertical to the body.
5. The flip chip bonding method in accordance with claim 3, wherein the raiser is a rib extended in a direction parallel to the surface of the body, each of the plurality of openings has a first width and the raiser has a second width which is greater than or equal to the first width, the UBM layer located on the raiser has a third width which is less than or equal to the second width.
6. The flip chip bonding method in accordance with claim 5, wherein a bonding rib is formed on the bonding layer located on the UBM layer and has a fourth width along the direction parallel to the surface of the body, the fourth width is greater than or equal to the third width of the UBM layer.
7. The flip chip bonding method in accordance with claim 6, wherein the raiser of each of the plurality of composite bumps is connected to the raiser of the adjacent composite bump along the direction parallel to the surface of the body.
8. The flip chip bonding method in accordance with claim 3, wherein the raiser of each of the plurality of composite bumps is a rib extended in a direction parallel to the surface of the body and is across one of the plurality of openings.
9. The flip chip bonding method in accordance with claim 8, wherein the raiser of each of the plurality of composite bumps is connected to the raiser of the adjacent composite bump.
10. The flip chip bonding method in accordance with claim 3, wherein the raiser disposed on the protective layer is extended toward one of the plurality of openings of the protective layer, and the UBM layer and the bonding layer located on the raiser are extended toward one of the plurality of openings, the raiser is fully covered by the UBM layer located on the raiser, and the UBM layer is fully covered by the bonding layer.
11. A chip comprising: a body; a plurality of bond pads disposed on the body; a protective layer configured to cover a surface of the body and including a plurality of openings, each of the plurality of openings is configured to expose one of the plurality of bond pads; and a plurality of composite bumps each electrically connected to one of the plurality of bond pads and including a raiser, a under metal metallization (UBM) layer and a bonding layer, the raiser is non-conductive and covered by the UBM layer, the UBM layer is electrically connected to the plurality of bond pads and covered by the bonding layer, the bonding layer is electrically connected to the UBM layer and is configured to be electrically connected to a contact pad of a substrate.
12. The chip in accordance with claim 11, wherein the raiser of each of the plurality of composite bumps is disposed on the protective layer or one of the plurality of bond pads.
13. The chip in accordance with claim 12, wherein the raiser and the plurality of composite bumps are pyramids or cones extended in a direction vertical to the body, the raiser is fully covered by the UBM layer located on the raiser, and the UBM layer is fully covered by the bonding layer.
14. The chip in accordance with claim 12, wherein the raiser is a rib extended in a direction parallel to the surface of the body, each of the plurality of openings has a first width and the raiser has a second width which is greater than or equal to the first width, the UBM layer located on the raiser has a third width which is less than or equal to the second width.
15. The chip in accordance with claim 14, wherein a bonding rib is formed on the bonding layer located on the UBM layer and has a fourth width along the direction parallel to the surface of the body, the fourth width is greater than or equal to the third width of the UBM layer.
16. The chip in accordance with claim 15, wherein the raiser of each of the plurality of composite bumps is connected to the raiser of the adjacent composite bump along the direction parallel to the surface of the body.
17. The chip in accordance with claim 12, wherein the raiser of each of the plurality of composite bumps is a rib extended in a direction parallel to the surface of the body and is across one of the plurality of openings.
18. The chip in accordance with claim 17, wherein the raiser of each of the plurality of composite bumps is connected to the raiser of the adjacent composite bump.
19. The chip in accordance with claim 12, wherein the raiser disposed on the protective layer is extended toward one of the plurality of openings of the protective layer, and the UBM layer and the bonding layer located on the raiser are extended toward one of the plurality of openings, the raiser is fully covered by the UBM layer located on the raiser, and the UBM layer is fully covered by the bonding layer.
Description
DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
DETAILED DESCRIPTION OF THE INVENTION
[0026] With reference to
[0027] With reference to
[0028] With reference to
[0029] With reference to
[0030] The bonding layer 143 covers the UBM layer 142 and is electrically connected to the UBM layer 142. Preferably, the UBM layer 142 is fully covered by the bonding layer 143. The bonding layer 143 is provided to be electrically connected to the contact pad 210 of the substrate 200 and it can be made of gold (Au), copper (Cu), tin (Sn), gold/tin alloy (Au/Sn), tin-silver alloy (Sn/Ag), indium (In), bismuth/tin alloy (Bi/Sn) or tin/lead alloy (Sn/Pb). With reference to
[0031] With reference to
[0032] With reference to
[0033] A second embodiment of the present invention is shown in
[0034] With reference to
[0035] With reference to
[0036] In the third embodiment as shown in
[0037]
[0038]
[0039] In the present invention, the raiser 141 of each of the composite bumps 140 is provided to distribute compressive stress in the chip 100 during the bonding process, and owing to the bonding surface 143b of the bonding layer 143 located above the raiser 141, which contacts the contact pad 210, has an area greater than that of the surface to be bonded 143a of the bonding layer 143 before the bonding process, the electrical impedance between the chip 100 and the substrate 200 can be reduced to ensure the effectiveness and reliability of the flip-chip package.
[0040] While this invention has been particularly illustrated and described in detail with respect to the preferred embodiments thereof, it will be clearly understood by those skilled in the art that is not limited to the specific features shown and described and various modified and changed in form and details may be made without departing from the scope of the claims.