POWER AMPLIFIER SYSTEM
20230318537 · 2023-10-05
Inventors
- Baker Scott (San Jose, CA, US)
- George Maxim (Saratoga, CA, US)
- Marcus Granger-Jones (Scotts Valley, CA)
Cpc classification
H03F2200/432
ELECTRICITY
H03F1/3282
ELECTRICITY
H03F1/3276
ELECTRICITY
H03F2200/42
ELECTRICITY
H03F1/3252
ELECTRICITY
International classification
H03F1/32
ELECTRICITY
H03F1/02
ELECTRICITY
Abstract
Disclosed is a power amplifier system having a main amplifier with an input coupled to a main radio frequency (RF) input and an output connected to a main RF output, wherein the main amplifier exhibits a nonlinear gain characteristic with compression. At least one compression compensating amplifier has a signal input coupled to the common RF input and a signal output coupled to the common RF output.
Claims
1. A power amplifier system comprising: a main amplifier having an input coupled to a main RF input and an output connected to a main RF output, wherein the main amplifier exhibits a nonlinear gain characteristic with compression; a compression compensating (CC) amplifier having a signal input coupled to a common RF input and a signal output coupled to a common RF output.
2. The power amplifier system of claim 1, wherein the CC amplifier further comprises amplitude modulation-phase modulation (AM-PM) compensators configured to maintain substantially constant the input capacitances of the power amplifier system.
3. The power amplifier system of claim 1 wherein the main amplifier comprises a series stack of p-type transistors having a first radio frequency (RF) input and a series stack of n-type transistors having a second RF input, wherein the first RF input and the second RF input are coupled to the main RF input and the series stack of p-type transistors and series stack of n-type transistors have outputs that are coupled together at the main RF output.
4. The power amplifier system of claim 2 comprising a series stack of transistors having a first radio frequency (RF) input and a first RF output, wherein the first RF input is coupled to the main RF input and the first RF output is coupled to the main RF output, wherein the transistors are either n-type or p-type.
5. The power amplifier system of claim 3 wherein the compression compensating (CC) amplifier comprises: a first p-type transistor coupled in parallel with the series stack of p-type transistors; and a first n-type transistor coupled in parallel with the series stack of n-type transistors; and a class-C bias network having a first p-type bias output coupled to a gate of the first p-type transistor and a first n-type bias output coupled to a gate of the first n-type transistor, wherein the class-C bias network is configured to generate a first p-type class-C bias for the first p-type transistor, and the class-C bias network is further configured to generate a first n-type class-C bias for the first n-type transistor.
6. The power amplifier system of claim 5 wherein the compression compensating (CC) amplifier comprises: a second p-type transistor coupled in parallel with the series stack of p-type transistors; and a second n-type transistor coupled in parallel with the series stack of n-type transistors, wherein the class-C bias network has a second p-type bias output coupled to a gate of the second p-type transistor and a second n-type bias output coupled to a gate of the second n-type transistor, wherein the class-C bias network is configured to generate a second p-type class-C bias for the second p-type transistor, and the class-C bias network is further configured to generate a second n-type class-C bias for the second n-type transistor.
7. The power amplifier system of claim 6 wherein first p-type bias and the second p-type bias and first n-type bias and the second n-type bias are set at different levels to provide piecewise compensation of the amplitude modulation-amplitude modulation (AM-AM) distortion generated due to soft compression experienced by the main amplifier.
8. The power amplifier system of claim 6 wherein first p-type bias and the second p-type bias are set at different levels and the first n-type bias and the second p-type bias are also set at different levels to provide piecewise compensation of the AM-AM distortion generated due to soft compression experienced by the main amplifier.
9. The power amplifier system of claim 8 having only one type of stacked devices, either n-type or p-type
10. The power amplifier system of claim 1 wherein the main amplifier and the CC amplifier are complementary metal oxide semiconductor (CMOS)-type amplifiers.
11. The power amplifier system of claim 10 wherein the main amplifier and the CC amplifier are partially depleted silicon-on-insulator (SOI) CMOS-type amplifiers.
12. The power amplifier system of claim 10 wherein the main amplifier and the CC amplifier are fully depleted SOI CMOS-type amplifiers.
13. The power amplifier system of claim 1 wherein the CC amplifier further includes an input AM-PM compensator configured to provide compensation for input capacitance of the CC amplifier.
14. The power amplifier system of claim 13 wherein the input AM-PM compensator is configured to provide a substantially constant input capacitance while the CC amplifier is actively compensating for AM-AM distortion generated by the main amplifier during soft compression.
15. The power amplifier system of claim 13 wherein the input AM-PM compensator comprise a field-effect transistor that is configured as a varactor having a bias network to set a threshold where its equivalent capacitance starts decreasing.
16. The power amplifier system of claim 15 wherein the input AM-PM compensator further includes a resistor coupled between a fixed voltage node and the field-effect transistor that is configured as a varactor, in order to set the threshold where its equivalent capacitance starts decreasing.
17. The power amplifier system of claim 3 further including an output AM-PM correction circuit realized with a fixed capacitance connected in parallel drain-to-source with a middle transistor in the n-type series stack of transistors, the p-type series stack of transistors or a complementary-type of series stack of transistors.
18. The power amplifier system of claim 3, further including an output AM-PM correction circuit realized with a varactor capacitance connected in parallel drain-to-source with a middle transistor in the series stack of transistors (n-type, p-type or complementary-type) that presents a larger equivalent capacitance when the middle cascode device is in saturation operation and a smaller equivalent capacitance when the middle cascode device is in triode operation.
19. The power amplifier system of claim 1, wherein the main amplifier and the CC amplifier provide an efficiency between 25% and 45% over an output power range between −2.0 dBm and up to 25 dBm.
20. The power amplifier system of claim 19, wherein the main amplifier and the CC amplifier draws a peak current that is below 100 mA at a power level of up to 25 dBm.
Description
BRIEF DESCRIPTION OF THE DRAWING FIGURES
[0008] The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure and, together with the description, serve to explain the principles of the disclosure.
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
DETAILED DESCRIPTION
[0016] The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
[0017] It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
[0018] It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
[0019] Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
[0020] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
[0021] Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
[0022] Embodiments are described herein with reference to schematic illustrations of embodiments of the disclosure. As such, the actual dimensions of the layers and elements can be different, and variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are expected. For example, a region illustrated or described as square or rectangular can have rounded or curved features, and regions shown as straight lines may have some irregularity. Thus, the regions illustrated in the figures are schematic and their shapes are not intended to illustrate the precise shape of a region of a device and are not intended to limit the scope of the disclosure. Additionally, sizes of structures or regions may be exaggerated relative to other structures or regions for illustrative purposes and, thus, are provided to illustrate the general structures of the present subject matter and may or may not be drawn to scale. Common elements between figures may be shown herein with common element numbers and may not be subsequently re-described.
[0023]
[0024] During operation of the amplifier system 10, any soft amplitude modulation-amplitude modulation (AM-AM) distortion created by the main amplifier 12 at millimeter wave frequencies is compensated by the CC amplifier 14 that is biased as a class-C parallel amplifier stage. At small signal to medium signal levels, the CC amplifier 14 usually has a linear gain characteristic and no AM-AM correction is needed. At some given higher signal level the gain of the CC amplifier 14 may exhibit distortion, for example, soft compression. This is where the CC amplifier 14 begins gradually providing additional amplification as an RF signal being amplified grows in signal level and as soft compression begins. In essence, the bias provided by the class-C bias network 32 generates an offset bias that aligns the activation of the class-C parallel amplifier with the inflection point of the distortion (e.g., soft compression) in the main amplifier 12. The additional gain provided by the class-C biased CC amplifier 14 (gain boosting) needs to inversely match a soft compression profile of the main amplifier 12. Regarding operation of the input AM-PM compensator 36 providing compensation for the input capacitance of the CC amplifier 14, the input capacitance is relatively low when the CC amplifier 14 is turned-off up to the point that the CC amplifier 14 begins compensating for the soft compression. However, as the CC amplifier 14 becomes increasingly active, the input capacitance of the CC amplifier 14 also increases. To compensate, the input AM-PM compensator 36 has a capacitance that is higher before the beginning of soft compression and a capacitance that lowers as RF signal level increases and the CC amplifier becomes active. As such, input capacitance is maintained relatively constant as soft compression is compensated for by the CC amplifier 12.
[0025]
[0026]
[0027] An exemplary embodiment of the compression compensating (CC) amplifier 14 is depicted in
[0028] In the exemplary embodiment of
[0029] Also, an input AM-PM compensator 36B includes a transistor Q11B that is configured as a varactor. A resistor R2 and a second series voltage source V2 is coupled between a fixed voltage node, which in this case is ground (GND1), and a drain and a source of the transistor Q11B. The input AM-PM compensator 36B is configured to substantially maintain constant input capacitance of at least the transistor Q10. It is to be understood that additional AM/PM compensators structured substantially like the input AM-PM compensators 36A and 36B may added to the inputs/gates of any or all the remaining transistors Q2, Q3, Q4, Q5, and Q9.
[0030]
[0031]
[0032]
[0033] In this regard, a power amplifier may be comprised of one, two, three or even more amplifying stages. All stages or only a subset of the power amplifier stages may use the presented AM-AM and AM-PM correction circuits. In general, the front-end stages operate at lower signal level and thus exhibit more linear characteristics that may not require AM-AM and/or AM-PM linearization. It is the back-end stages (in particular, the last output stage) that operates at the largest signal level and thus exhibits a higher level of distortion, mandating the use of AM-AM and/or AM-PM correction circuits.
[0034] In some embodiments, the main amplifier 12 and the CC amplifier 14 are complementary metal oxide semiconductor (CMOS)-type amplifiers. In other embodiments, the main amplifier 12 and the CC amplifier 14 are partially depleted silicon-on-insulator (SOI) CMOS-type amplifiers. In yet other embodiments, the main amplifier 12 and the CC amplifier 14 are fully depleted SOI CMOS-type amplifiers.
[0035]
[0036] It is contemplated that any of the foregoing aspects, and/or various separate aspects and features as described herein, may be combined for additional advantage. Any of the various embodiments as disclosed herein may be combined with one or more other disclosed embodiments unless indicated to the contrary herein.
[0037] Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements [0038] and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.