VARIABLE GAIN LOW NOISE AMPLIFIER AND METHOD FOR CONTROLLING GAIN OF VARIABLE GAIN LOW NOISE AMPLIFIER
20230318556 · 2023-10-05
Assignee
Inventors
Cpc classification
H03G3/3052
ELECTRICITY
H03G3/3026
ELECTRICITY
H03F2203/7233
ELECTRICITY
H03F2203/7236
ELECTRICITY
H03G1/0088
ELECTRICITY
H03F3/2178
ELECTRICITY
H03F2203/7239
ELECTRICITY
H03F2200/489
ELECTRICITY
H03F2200/498
ELECTRICITY
H03F2200/492
ELECTRICITY
International classification
Abstract
A variable gain low noise amplifier (LNA) and a method for controlling a gain of the variable gain LNA are provided. The variable gain LNA may include a first transistor, a first degeneration inductor, a second transistor and a second degeneration inductor, wherein the first degeneration inductor is coupled to a source terminal of the first transistor, and the second degeneration inductor is coupled to a source terminal of the second transistor. Gate terminals of the first transistor and the second transistor are configured to receive an input signal. The first transistor and the first degeneration inductor belong to a first branch of the variable gain LNA, and the second transistor and the second degeneration inductor belong to a second branch of the variable gain LNA. More particularly, a gain of the variable gain LNA is determined by controlling whether to turn off the second branch.
Claims
1. A variable gain low noise amplifier (LNA), comprising: a first transistor, wherein a gate terminal of the first transistor is configured to receive an input signal; a first degeneration inductor, coupled to a source terminal of the first transistor, wherein the first transistor and the first degeneration inductor belong to a first branch of the variable gain LNA; a second transistor, wherein a gate terminal of the second transistor is configured to receive the input signal; and a second degeneration inductor, coupled to a source terminal of the second transistor, wherein the second transistor and the second degeneration inductor belong to a second branch of the variable gain LNA; wherein a gain of the variable gain LNA is determined by controlling whether to turn off the second branch.
2. The variable gain LNA of claim 1, wherein when the second branch is turned off, the second degeneration inductor is coupled between the source terminal of the second transistor and a resistor.
3. The variable gain LNA of claim 1, further comprising: a resistor, coupled to the second degeneration inductor; and a switch, coupled across the resistor; wherein the switch is controlled according to whether to turn off the second branch.
4. The variable gain LNA of claim 3, wherein when the second branch is turned on, the switch is turned on.
5. The variable gain LNA of claim 3, wherein when the second branch is turned off, the switch is turned off.
6. The variable gain LNA of claim 1, further comprising: a switch, coupled between the source terminal of the second transistor and the second degeneration inductor; wherein the switch is controlled according to whether to turn off the second branch.
7. The variable gain LNA of claim 1, further comprising: a switch, coupled between the second degeneration inductor and a reference terminal; wherein the switch is controlled according to whether to turn off the second branch.
8. The variable gain LNA of claim 1, further comprising: a third transistor, wherein a gate terminal of the third transistor is configured to receive the input signal, and the first degeneration inductor is coupled to a source terminal of the third transistor.
9. The variable gain LNA of claim 1, wherein a region surrounded by the first degeneration inductor and a region surrounded by the second degeneration inductor are non-overlapping.
10. The variable gain LNA of claim 1, wherein a region surrounded by the first degeneration inductor overlaps a region surrounded by the second degeneration inductor.
11. A method for controlling a gain of a variable gain low noise amplifier (LNA), comprising: utilizing a gate terminal of a first transistor to receive an input signal, wherein a first degeneration inductor is coupled to a source terminal of the first transistor, and the first transistor and the first degeneration inductor belong to a first branch of the variable gain LNA; utilizing a gate terminal of a second transistor to receive the input signal, wherein a second degeneration inductor is coupled to a source terminal of the second transistor, and the second transistor and the second degeneration inductor belong to a second branch of the variable gain LNA; and controlling whether to turn off the second branch, to determine the gain of the variable gain LNA.
12. The method of claim 11, further comprising: in response to the second branch being turned off, coupling the second degeneration inductor between the source terminal of the second transistor and a resistor.
13. The method of claim 11, wherein a resistor is coupled to the second degeneration inductor, a switch is coupled across the resistor, and the method further comprises: controlling the switch according to whether to turn off the second branch.
14. The method of claim 13, wherein controlling the switch according to whether to turn off the second branch comprises: in response to the second branch being turned on, turning on the switch.
15. The method of claim 13, wherein controlling the switch according to whether to turn off the second branch comprises: in response to the second branch being turned off, turning off the switch.
16. The method of claim 11, wherein a switch is coupled between the source terminal of the second transistor and the second degeneration inductor, and the method further comprises: controlling the switch according to whether to turn off the second branch.
17. The method of claim 11, wherein a switch is coupled between the second degeneration inductor and a reference terminal, and the method further comprises: controlling the switch according to whether to turn off the second branch.
18. The method of claim 11, further comprising: utilizing a gate terminal of a third transistor to receive the input signal, wherein the first degeneration inductor is coupled to a source terminal of the third transistor.
19. The method of claim 11, wherein a region surrounded by the first degeneration inductor and a region surrounded by the second degeneration inductor are non-overlapping.
20. The method of claim 11, wherein a region surrounded by the first degeneration inductor overlaps a region surrounded by the second degeneration inductor.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
DETAILED DESCRIPTION
[0019] Certain terms are used throughout the following description and claims, which refer to particular components. As one skilled in the art will appreciate, electronic equipment manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not in function. In the following description and in the claims, the terms “include” and “comprise” are used in an open-ended fashion, and thus should be interpreted to mean “include, but not limited to . . . ”. Also, the term “couple” is intended to mean either an indirect or direct electrical connection. Accordingly, if one device is coupled to another device, that connection may be through a direct electrical connection, or through an indirect electrical connection via other devices and connections.
[0020]
[0021] In this embodiment, gate terminals of the transistors M.sub.on and M.sub.off are configured to receive an input signal Vin. For example, the input signal Vin may be transmitted to the gate terminals of the transistors M.sub.on and M.sub.off via a resistor R.sub.g and an inductor L.sub.g. The variable gain LNA 10 may generate an output signal Vout on an output load Z.sub.o according to the input signal Vin, and more particularly, may amplify the input signal with a gain of the variable gain LNA 10 to generate the output signal Vout. As shown in
[0022] In this embodiment, the variable gain LNA 10 may further comprise a resistor R.sub.s,off and a switch SW.sub.R, where the resistor R.sub.s,off is coupled to the degeneration inductor L.sub.s,off, and the switch SW.sub.R is coupled across the resistor R.sub.s,off. As shown in
[0023] In general, the variable gain LNA 10 may comprise multiple branches, and any branch (e.g., each branch) of the multiple branches may comprise a cascode transistor (e.g., M.sub.c,on and M.sub.c,off), an input transistor (e.g., M.sub.on and M.sub.off) and a source degeneration inductor (e.g L.sub.s,off) as illustrated by one of the first branch 110 and the second branch 120, and more particularly, each branch which is able to be selectively turned off may further comprise a resistor (e.g., R.sub.s,off) and a switch (e.g., SW.sub.R) as illustrated by the second branch 120. To better understand performance of the variable gain LNA 10 under different gain gears, assume that the first branch 110 represents an entirety of branches being turned on, and the second branch 120 represents an entirety of branches being turned off, where a percentage of turned-off branches among the multiple branches is α. A transconductance introduced by the transistor M.sub.off is “α×g.sub.m”, a transconductance introduced by the transistor M.sub.on is “(1−a)×g.sub.m”, a gate-to-source capacitance introduced by transistor M.sub.off is “α×C.sub.gs”, a gate-to-source capacitance introduced by transistor M.sub.on is “(1−α)×C.sub.gs”, the source degeneration inductor L.sub.s,off is “L.sub.s/α”, and the source degeneration inductor L.sub.s,on is “L.sub.s/(1−α)”, where “g.sub.m” represents an overall transconductance of the variable gain LNA 10 based on a high gain mode (e.g., under a condition where all branches are turned on), “C.sub.gs” represents an overall gate-to-source capacitance of the variable gain LNA 10 based on the high gain mode (e.g., a total capacitance introduced by the transistors M.sub.on and M.sub.off connected in parallel), and “L.sub.s” represents an overall degeneration inductance of the variable gain LNA 10 based on the high gain mode (e.g., a total inductance introduced by the degeneration inductors L.sub.s,on and L.sub.s,off connected in parallel). Thus, a gain of the variable gain LNA 10 may be obtained as follows:
[0024] In the above expression, “w” represents a frequency parameter, and “j” represents a unit imaginary number. By making a resistance of the resistor R.sub.s,off be “(1/α)×(g.sub.m×L.sub.s/C.sub.gs)”, an input impedance Z.sub.in of the variable gain LNA 10 can be obtained as follows:
[0025] As shown above, the input impedance Z.sub.in does not contain the parameter a, which means the input impedance Z.sub.in can be substantially unchanged over different gain gears. When an input linearity of the variable gain LNA 10 is limited by a maximum output voltage V.sub.o,MAX of the output signal Vout, a maximum input voltage V.sub.in,MAX,Vo-limited which indicates the input linearity can be obtained as follows:
[0026] When the input linearity of the variable gain LNA 10 is limited by a maximum gate-to-source voltage V.sub.gs,MAX of the transistor M.sub.on, a maximum input voltage V.sub.in,MAX,Vgs-limited which indicates the input linearity can be obtained as follows:
V.sub.in,MAX,Vo-limited=2×g.sub.m×jωL.sub.s×V.sub.gs,MAX
[0027] Thus, an overall linearity of the variable gain LNA 10 may be represented by a minimum among the maximum input voltages V.sub.in,MAX,Vo-limited and V.sub.in,MAX,Vgs-limited.
[0028] In view of above analysis, when parameters of components are designed for a purpose of optimizing performances (e.g., noise figure related performance, gain step stability, input matching, input linearity) of the variable gain LNA 10 operating in the high gain mode, input matching can be substantially kept at an optimized condition (e.g., having a S11 parameter equal or substantially equal to “−∞”) over all gain gears. For example, the input matching can be substantially kept at an optimized condition when the variable gain LNA 10 operates in a low gain mode (e.g., a condition of the second branch 120 being turned off). Accordingly, the maximum input voltages V.sub.in,MAX,Vo-limited can be increased by 1 decibel (dB) in response to the gain of the variable gain LNA 10 being decreased by 1 dB, which substantially meets an ideal relationship between the maximum input voltages V.sub.in,MAX,Vo-limited and the gain of the variable gain LNA 10.
[0029] It should be noted that
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037] In Step S810, the variable gain LNA may utilize a gate terminal of a first transistor (e.g., the transistor M.sub.on) to receive an input signal, wherein a first degeneration inductor (e.g., the degeneration inductor L.sub.s,on) is coupled to a source terminal of the first transistor, and the first transistor and the first degeneration inductor belong to a first branch of the variable gain LNA.
[0038] In Step S820, the variable gain LNA may utilize a gate terminal of a second transistor (e.g., the transistor M.sub.off) to receive the input signal, wherein a second degeneration inductor (e.g., the degeneration inductor L.sub.s,off) is coupled to a source terminal of the second transistor, and the second transistor and the second degeneration inductor belong to a second branch of the variable gain LNA.
[0039] In Step S830, the variable gain LNA may control whether to turn off the second branch, to determine the gain of the variable gain LNA. For example, the second branch may be turned on by controlling a voltage level of a gate terminal of a cascode transistor (e.g., the transistor M.sub.c,off) belonging to the second branch to be the voltage level VH, and the second branch may be turned off by controlling the voltage level of the gate terminal of the cascode transistor belonging to the second branch to be the voltage level VL.
[0040] To summarize, the variable gain LNA and the method provided by the embodiments of the present invention not only slice the transistors, but also slice the degeneration inductors, which ensures that the input matching can be kept at the optimized condition, making the input linearity be optimized over all gain gears. In addition, the embodiments of the present invention will not greatly increase additional costs. Thus, the present invention can solve the problem of the related art without introducing any side effect or in a way that is less likely to introduce side effects.
[0041] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.