Load circuit of amplifier and driver circuit for supporting multiple interface standards
11831285 · 2023-11-28
Assignee
Inventors
Cpc classification
H04N7/04
ELECTRICITY
H03F3/45179
ELECTRICITY
International classification
H04B1/10
ELECTRICITY
Abstract
A driver circuit includes a first output terminal, a first switch, a second switch, a third switch and a power source. The first output terminal is arranged for outputting a data output. The first switch is selectively coupled between the first output terminal and a power supply node according to a data input. The second switch is selectively coupled between the first output terminal and a first reference node according to the data input. The third switch is selectively coupled between the first reference node and a reference voltage. The power source is configured to selectively provide one of a supply voltage signal and a supply current signal to the power supply node. When the power source is configured to provide the supply voltage signal, the third switch is switched on. When the power source is configured to provide the supply current signal, the third switch is switched off.
Claims
1. A driver circuit for receiving a data input to generate a data output, the driver circuit comprising: a first output terminal, arranged for outputting the data output; a first switch, selectively coupled between the first output terminal and a power supply node according to the data input; a second switch, selectively coupled between the first output terminal and a first reference node according to the data input; a third switch, selectively coupled between the first reference node and a reference voltage; and a power source, configured to selectively provide one of a supply voltage signal and a supply current signal to the power supply node, wherein when the power source is configured to provide the supply voltage signal, the third switch is switched on; when the power source is configured to provide the supply current signal, the third switch is switched off.
2. The driver circuit of claim 1, wherein when one of the first switch and the second switch is switched on, the other of the first switch and the second switch is switched off.
3. The driver circuit of claim 1, further comprising: a resistive element, coupled between the first output terminal and a connection node, wherein each of the first switch and the second switch is coupled to the first resistive element through the connection node.
4. The driver circuit of claim 3, wherein the first switch is a thin gate oxide transistor; the driver circuit further comprises: a thick gate oxide transistor, selectively coupled between the resistive element and the connection node.
5. The driver circuit of claim 1, further comprising: a second output terminal, the first output terminal and the second output terminal serving as a pair of differential output terminals and arranged for outputting the output signal; a fourth switch, selectively coupled between the second output terminal and the power supply node according to the data input; a fifth switch, selectively coupled between the second output terminal and a second reference node according to the data input; and a sixth switch, selectively coupled between the second reference node and the reference voltage, wherein when the power source is configured to provide the supply voltage signal, the sixth switch is switched on; when the power source is configured to provide the supply current signal, the sixth switch is switched off; wherein when one of the first switch and the fourth switch is switched on, the other of the first switch and the fourth switch is switched off.
6. The driver circuit of claim 5, wherein when one of the first switch and the second switch is switched on, the other of the first switch and the second switch is switched off; when one of the fourth switch and the fifth switch is switched on, the other of the fourth switch and the fifth switch is switched off.
7. The driver circuit of claim 5, wherein the first switch is a first thin gate oxide transistor, and the fourth switch is a second thin gate oxide transistor; the driver circuit further comprises: a first resistive element, coupled between the first output terminal and a first connection node, wherein each of the first switch and the second switch is coupled to the first resistive element through the first connection node; a second resistive element, coupled between the second output terminal and a second connection node, wherein each of the fourth switch and the fifth switch is coupled to the second resistive element through the second connection node; a first thick gate oxide transistor, selectively coupled between the first resistive element and the first connection node; and a second thick gate oxide transistor, selectively coupled between the second resistive element and the second connection node, wherein a control terminal of the first thick gate oxide transistor and a control terminal of the second thick gate oxide transistor are coupled to a same voltage signal.
8. The driver circuit of claim 1, wherein the power source comprises: a current source, configured to provide the supply current signal; a voltage source, configured to provide the supply voltage signal; a fourth switch, selectively coupled between the power supply node and the current source; and a fifth switch, selectively coupled between the power supply node and the voltage source, wherein when one of the fourth switch and the fifth switch is switched on, the other of the fourth switch and the fifth switch is switched off.
9. The driver circuit of claim 1, wherein the power source comprises: a current generator, coupled to the power supply node, the current generator being configured to generate the supply current signal; an error amplifier, wherein a first input terminal of the error amplifier is coupled to the supply voltage signal, and a second input terminal of the error amplifier is coupled to the power supply node; a transistor, wherein a control terminal of the transistor is coupled to an output terminal of the error amplifier, and a first connection terminal of the transistor is coupled to the power supply node; a fourth switch, selectively coupled between a second connection terminal of the transistor and another reference voltage; and a fifth switch, selectively coupled between the control terminal of the transistor and a ground voltage, wherein when one of the fourth switch and the fifth switch is switched on, the other of the fourth switch and the fifth switch is switched off.
10. The driver circuit of claim 1, further comprising: a first resistive element, coupled between the first output terminal and the first switch; and a second resistive element, coupled between the first output terminal and the second switch.
11. A driver circuit for receiving a data input to generate a data output, the driver circuit comprising: a pair of differential output terminals, arranged for outputting the data output, wherein the pair of differential output terminals has a first output terminal and a second output terminal; a power source, configured to selectively provide one of a supply voltage signal and a supply current signal to a power supply node according to a power switch signal; a first switch, selectively coupled between the first output terminal and the power supply node according to the data input; a second switch, selectively coupled between the first output terminal and a first reference node according to the data input; a third switch, selectively coupled between the first reference node and a reference voltage according to the power switch signal; a fourth switch, selectively coupled between the second output terminal and the power supply node according to the data input; a fifth switch, selectively coupled between the second output terminal and a second reference node according to the data input; and a sixth switch, selectively coupled between the second reference node and the reference voltage.
12. The driver circuit of claim 11, wherein when the power source is configured to provide the supply voltage signal according to the power switch signal, each of the third switch and the sixth switch is switched on according to the power switch signal; when the power source is configured to provide the supply current signal according to the power switch signal, each of the third switch and the sixth switch is switched off according to the power switch signal.
13. The driver circuit of claim 11, further comprising: a first resistive element, coupled between the first output terminal and a first connection node, wherein each of the first switch and the second switch is coupled to the first resistive element through the first connection node; and a second resistive element, coupled between the second output terminal and a second connection node, wherein each of the fourth switch and the fifth switch is coupled to the second resistive element through the second connection node.
14. The driver circuit of claim 13, wherein each of the first switch, the second switch, the third switch and the fourth switch is a thin gate oxide transistor; the driver circuit further comprises: a first thick gate oxide transistor, selectively coupled between the first resistive element and the first connection node; and a second thick gate oxide transistor, selectively coupled between the second resistive element and the second connection node.
15. The driver circuit of claim 14, wherein a control terminal of the first thick gate oxide transistor and a control terminal of the second thick gate oxide transistor are coupled to a same voltage signal.
16. The driver circuit of claim 11, wherein when one of the first switch and the second switch is switched on, the other of the first switch and the second switch is switched off; when one of the fourth switch and the fifth switch is switched on, the other of the fourth switch and the fifth switch is switched off.
17. The driver circuit of claim 11, wherein when one of the first switch and the fourth switch is switched on, the other of the first switch and the fourth switch is switched off.
18. The driver circuit of claim 11, wherein the power source comprises: a current source, configured to provide the supply current signal; a voltage source, configured to provide the supply voltage signal; a seventh switch, selectively coupled between the power supply node and the current source according to the power switch signal; and an eighth switch, selectively coupled between the power supply node and the voltage source according to the power switch signal, wherein when one of the seventh switch and the eighth switch is switched on, the other of the seventh switch and the eighth switch is switched off.
19. The driver circuit of claim 11, wherein the power source comprises: a current generator, coupled to the power supply node, the current generator being configured to generate the supply current signal; an error amplifier, wherein a first input terminal of the error amplifier is coupled to the supply voltage signal, and a second input terminal of the error amplifier is coupled to the power supply node; a transistor, wherein a control terminal of the transistor is coupled to an output terminal of the error amplifier, and a first connection terminal of the transistor is coupled to the power supply node; a seventh switch, selectively coupled between a second connection terminal of the transistor and another reference voltage according to the power switch signal; and an eighth switch, selectively coupled between the control terminal of the transistor and a ground voltage according to the power switch signal, wherein when one of the seventh switch and the eighth switch is switched on, the other of the seventh switch and the eighth switch is switched off.
20. The driver circuit of claim 11, further comprising: a first resistive element, coupled between the first output terminal and the first switch; a second resistive element, coupled between the first output terminal and the second switch; a third resistive element, coupled between the second output terminal and the fourth switch; and a fourth resistive element, coupled between the second output terminal and the fifth switch.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
DETAILED DESCRIPTION
(18) The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of parameter values, and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, parameter values in the description that follows may vary depending on a given technology node such as an advanced CMOS technology node, an advanced FinFET technology node or other semiconductor technology nodes. As another example, parameter values for a given technology node may vary depending on a given application or operating scenario. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
(19) Further, it will be understood that when an element is referred to as being “connected to” or “coupled to” another element, it may be directly connected to or coupled to the other element, or intervening elements may be present.
(20) As different high-speed interfaces have different interface standards/specifications, separate circuits dedicated to different interface standards respectively may be disposed in a same transmitter/receiver in order to support the different interface standards. For example, a receiver would employ two separate circuits respectively dedicated to subLVDS and MIPI-DHY in order to meet respective common-mode voltage specifications, which however causes increased circuit areas and costs.
(21) The present disclosure describes exemplary load circuits for an amplifier, each of which can serve as a portion of a receiver front-end circuit supporting multiple interface standards including, for example, at least one of subLVDS standard, MIPI D-PHY standard, High Definition Multimedia Interface (HDMI) standard, DisplayPort (DP) interface standard and other high-speed interface standards. In some embodiments, with the use of a tristate control circuit, the exemplary load circuits can adjust a voltage drop across a transistor switch in response to different interface standards, thus meeting different common-mode voltage specifications.
(22) The present disclosure further describes exemplary driver circuits, each of which can serve as a portion of a transmitter front-end circuit supporting multiple interface standards including, for example, at least one of subLVDS standard, MIPI D-PHY standard and other high-speed interface standards. In some embodiments, with the use of a power source capable of acting as a voltage source and a current source, the exemplary driver circuits can act as a voltage mode driver or a current mode driver according to different operating scenarios, thereby adjusting a voltage signal level at an output terminal to meet different common-mode voltage specifications.
(23)
(24) In the present embodiment, the signal processing device 120 can utilize a receiver circuit (labeled RX) 122 and a transmitter circuit (labeled TX) 124 to communicate with the transmit device 110 and the receive device 130, respectively. It is worth noting that the receiver circuit 122 may be operating in different operating modes in response to different interface standards. As a result, the signal processing device 120 can communicate with the transmit device 110 in accordance with the different interface standards. For example, when a transmitter circuit (labeled TX) 112 of the transmit device 110 is configured to transmit a data signal DS1 compliant with an interface standard, the receiver circuit 122 of the signal processing device 120 can be configured to operate in an operating mode to receive the data signal DS1 compliant with the same interface standard. When the transmitter circuit 112 is configured to transmit a data signal DS2 compliant with another interface standard different from the interface standard, the receiver circuit 122 can be configured to operate in another operating mode to receive the data signal DS2 compliant with the another same interface standard. Compared with a signal processing device utilizing dedicated receiver circuits for receiving respective data signals compliant with different interface standards, the signal processing device 120 can have a relatively small circuit area since these data signals can be successfully received by the shared receiver circuit 122.
(25) Additionally or alternatively, with the use of the transmitter circuit 124 operating in different operating modes in response to different interface standards, the signal processing device 120 can communicate with the receive device 130 in accordance with the different interface standards. For example, when a receiver circuit 132 (labeled RX) of the receive device 130 is configured to receive a data signal DS1′ compliant with an interface standard, the transmitter circuit 124 of the signal processing device 120 can be configured to operate in an operating mode to transmit the data signal DS1′ compliant with the same interface standard. When the receiver circuit 132 is configured to receive a data signal DS2′ compliant with another interface standard different from the interface standard, the transmitter circuit 124 can be configured to operate in another operating mode to transmit the data signal DS2′ compliant with the another same interface standard. Compared with a signal processing device utilizing dedicated transmitter circuits for transmitting respective data signals compliant with different interface standards, the signal processing device 120 can have a relatively small circuit area since the shared transmitter circuit 124 can be configured to transmit these data signals.
(26) Please note that, in some embodiments, the transmitter circuit 112 of the transmit device 110 can be configured to operate in different operating modes in response to different interface standards. As a result, the transmit device 110 can communicate with the signal processing device 120 according to the different interface standards with the use of the transmitter circuit 112 rather than more than one dedicated transmitter circuit. For example, when the receiver circuit 122 of the signal processing device 120 is configured to receive the data signal DS1 compliant with an interface standard, the transmitter circuit 112 of the transmit device 110 can be configured to operate in an operating mode to transmit the data signal DS1 compliant with the same interface standard. When the receiver circuit 122 is configured to receive the data signal DS2 compliant with another interface standard different from the interface standard, the transmitter circuit 112 can be configured to operate in another operating mode to transmit the data signal DS2 compliant with the another same interface standard.
(27) Similarly, in some embodiments, the receiver circuit 132 of the receive device 130 can be configured to operate in different operating modes in response to different interface standards. As a result, the receive device 130 can communicate with the signal processing device 120 according to the different interface standards with the use of the receiver circuit 132 rather than more than one dedicated receiver circuit. For example, when the transmitter circuit 124 of the signal processing device 120 is configured to transmit the data signal DS1′ compliant with an interface standard, the receiver circuit 132 of the receive device 130 can be configured to operate in an operating mode to receive the data signal DS1′ compliant with the same interface standard. When the transmitter circuit 124 is configured to transmit the data signal DS2′ compliant with another interface standard different from the interface standard, the receiver circuit 132 can be configured to operate in another operating mode to receive the data signal DS2′ compliant with the another same interface standard.
(28) For illustrative purposes, the proposed signal reception/transmission scheme capable of supporting multiple interface standards is described below with reference to the signal processing device 120 shown in
(29) Firstly, referring to
(30) The load circuit 244, coupled to the amplifier output terminals TO.sub.R1 and TO.sub.R2, is configured to produce the output signals SO.sub.R1 and SO.sub.R2 in response to the current signals I.sub.R1 and I.sub.R2. The load circuit 244 includes, but is not limited to, a plurality of transistors M.sub.R1 and M.sub.R2, a plurality of resistive elements R.sub.R1 and R.sub.R2, and a tristate control circuit 250. The transistor M.sub.R1 has a control terminal TC.sub.R1, a connection terminal TN.sub.R11 and a connection terminal TN.sub.R12. The transistor M.sub.R2 has a control terminal TC.sub.R2, a connection terminal TN.sub.R21 and a connection terminal TN.sub.R22. One connection terminal of the transistor M.sub.R1/M.sub.R2 is coupled to one of an amplifier output terminal and a connection node through a corresponding resistive element, while another connection terminal of the transistor M.sub.R1/M.sub.R2 is coupled to the other of the amplifier output terminal and the connection node. In the present embodiment, the connection terminal TN.sub.R11 of the transistor M.sub.R1 is coupled to the amplifier output terminal TO.sub.R1 through the resistive element R.sub.R1, and the connection terminal TN.sub.R12 of the transistor M.sub.R1 is coupled to a connection node N.sub.R1. Also, the connection terminal TN.sub.R21 of the transistor M.sub.R2 is coupled to the amplifier output terminal TO.sub.R2 through the resistive element R.sub.R2, and the connection terminal TN.sub.R22 of the transistor M.sub.R2 is coupled to a connection node N.sub.R2. Each of the connection node N.sub.R1 and the connection node N.sub.R2 can be coupled to a ground voltage. However, those skilled in the art should appreciate that the connection node N.sub.R1/N.sub.R2 can be coupled to other reference voltages or other circuit elements without departing from the scope of the present disclosure.
(31) The resistive element R.sub.R1 is coupled between the amplifier output terminal TO.sub.R1 and the connection terminal TN.sub.R11. The resistive element R.sub.R2 is coupled between the amplifier output terminal TO.sub.R2 and the connection terminal TN.sub.R21. The tristate control circuit 250 has a tristate enable terminal TE.sub.S, a signal input terminal TI.sub.S and a signal output terminal TO.sub.S, wherein the signal output terminal TO.sub.S is coupled to each of the control terminals TC.sub.R1 and TC.sub.R2. The tristate control circuit 250 is configured to set the signal output terminal TO.sub.S to one of a low impedance state and a high impedance state according to a tristate enable signal SE inputted to the tristate enable terminal TE.sub.S. By way of example but not limitation, when the signal output terminal TO.sub.S is in the low impedance state, the control terminal TC.sub.R1/TC.sub.R2 is arranged to receive a control signal SC1 outputted from the signal output terminal TC.sub.R1. A voltage signal at the amplifier output terminal TO.sub.R1/TO.sub.R2 can be determined by the control signal SC1 outputted by the tristate control circuit 250. When the signal output terminal TO.sub.S is in the high impedance state, the control terminal TC.sub.R1/TC.sub.R2 is arranged to receive a control signal SC2 different from the control signal SC1. The voltage signal at the amplifier output terminal TO.sub.R1/TO.sub.R2 can be determined by the control signal SC2 inputted to the control terminal TC.sub.R1/TC.sub.R2.
(32) In the present embodiment, the tristate control circuit 250 may be implemented as a tristate inverter. When the signal output terminal TO.sub.S is set to the low impedance state, the tristate control circuit 250 can be configured to invert a control signal SC1′ to generate the control signal SC1. However, this is not intended to limit the scope of the present disclosure. It is also feasible to utilize other types of tristate control circuits, such as a tristate buffer, to selectively provide the control signal SC1 to the control terminal TC.sub.R1/TC.sub.R2.
(33) In operation, the input signals SI.sub.R1 and SI.sub.R2 may be transmitted to the amplifier 222 in accordance with a first interface standard, which specifies a first common-mode input voltage range of the input signals SI.sub.R1 and SI.sub.R2. To successfully receive the input signals SI.sub.R1 and SI.sub.R2 compliant with the first interface standard, the amplifier 222 may operate in a first operating mode to ensure that the output signals SO.sub.R1 and SO.sub.R2 will have a suitable common-mode output voltage. For example, in the first operating mode, the tristate control circuit 250 may set the signal output terminal TO.sub.S to the low impedance state according to the tristate enable signal SE. Also, the tristate control circuit 250 may output the control signal SC1 to turn on the transistors M.sub.R1 and M.sub.R2, thus creating a voltage drop VD1 across the connection terminals TN.sub.R11 and TN.sub.R12 and across the connection terminals TN.sub.R21 and TN.sub.R22. In some cases where each of the connection nodes N.sub.R1 and N.sub.R2 is coupled to a ground voltage, the output signals SO.sub.R1 and SO.sub.R2 may have a common-mode output voltage VC.sub.O1 which can be expressed by the following equation, where I represents a common-mode current of the current signal I.sub.R1/I.sub.R2, and R represents a resistance of the resistive element R.sub.R1/R.sub.R2.
VC.sub.O1=I×R+VD1
(34) When input signals SI.sub.R1 and SI.sub.R2 are transmitted to the amplifier 222 in accordance with a second interface standard, which specifies a second common-mode input voltage range of the input signals SI.sub.R1 and SI.sub.R2, the amplifier 222 may operate in a second operating mode to ensure that the output signals SO.sub.R1 and SO.sub.R2 will have a suitable common-mode output voltage for matching the second common-mode input voltage range. For example, in the second operating mode, the tristate control circuit 250 may set the signal output terminal TO.sub.S to the high impedance state according to the tristate enable signal SE. When the signal output terminal TO.sub.S enters the high impedance state, the transistors M.sub.R1 and M.sub.R2 is controlled by the control signal SC2 rather than the control signal SC1, thus creating a voltage drop VD2 cross the connection terminals TN.sub.R11 and TN.sub.R12 and across the connection terminals TN.sub.R21 and TN.sub.R22. In some cases where each of the connection nodes N.sub.R1 and N.sub.R2 is coupled to a ground voltage, the output signal SO.sub.R1/SO.sub.R2 may have a common-mode output voltage VC.sub.O2 which can be expressed by the following equation.
VC.sub.O2=I×R+VD2
(35) As a voltage drop across two connection terminals of a transistor, such as drain and source terminals, changes in response to a signal level at a control terminal thereof, the voltage drop VD1 in the first operating mode is different from the voltage drop VD2 in the second operating mode because respective signal levels of the control signal SC1 and the control signal SC2 inputted to the control terminal TC.sub.R1/TC.sub.R2 are different. As a result, the load circuit 244 can dynamically adjust a voltage drop across the transistor M.sub.R1/M.sub.R2 with the use of the tristate control circuit 250, thereby meeting different requirements specified in different interface standards.
(36) To facilitate understanding of the present disclosure, some embodiments are given as follows for further description of the signal reception scheme. Those skilled in the art should appreciate that other embodiments employing the amplifier 222 shown in
(37)
(38) The load circuit 344 may include the transistors M.sub.R1 and M.sub.R2 shown in
(39) The switch circuit 356 is configured to selectively couple the control signal SC2 to each of the control terminals TC.sub.R1 and TC.sub.R2. When the signal output terminal TO.sub.S is in the low impedance state, the switch circuit 356 is configured to disconnect the control signal SC2 from the control terminal TC.sub.R1/TC.sub.R2. When the signal output terminal TO.sub.S is in the high impedance state, the switch circuit 356 is configured to couple the control signal SC2 to the control terminal TC.sub.R1/TC.sub.R2. As a result, when the signal output terminal TO.sub.S is in the low impedance state, a voltage signal at the amplifier output terminal TO.sub.R1/TO.sub.R2 can be determined by the control signal SC1 outputted by the tristate control circuit 350. When the signal output terminal TO.sub.S is in the high impedance state, the voltage signal at the amplifier output terminal TO.sub.R1/TO.sub.R2 can be determined by the control signal SC2 inputted to the control terminal TC.sub.R2/TC.sub.R2.
(40) In the present embodiment, the control signal SC2 can be, but is not limited to, a voltage signal at at least one of the connection terminals TN.sub.R11 and TN.sub.R21. The switch circuit 356 is configured to selectively couple the connection terminal TN.sub.R11 to the control terminal TC.sub.R1. For example, the switch circuit 356 may include a switch SW.sub.S1, which is selectively coupled between the connection terminal TN.sub.R11 and the control terminal TC.sub.R1. When the signal output terminal TO.sub.S is in the low impedance state, the switch SW.sub.S1 is switched off. When the signal output terminal TO.sub.S is in the high impedance state, the switch SW.sub.S1 is switched on. By way of example but not limitation, the switch SW.sub.T can be controlled by the tristate enable signal SE, while the switch SW.sub.S1 can be controlled by an inverted signal SE′ of the tristate enable signal SE.
(41) Additionally or alternatively, the switch circuit 356 can also be configured to selectively couple the connection terminal TN.sub.R21 to the control terminal TC.sub.R2. For example, the switch circuit 356 may include a switch SW.sub.S2, which is selectively coupled between the connection terminal TN.sub.R21 and the control terminal TC.sub.R2. When the signal output terminal TO.sub.S is in the low impedance state, the switch SW.sub.S2 is switched off. When the signal output terminal TO.sub.S is in the high impedance state, the switch SW.sub.S2 is switched on. By way of example but not limitation, the switch SW.sub.T can be controlled by the tristate enable signal SE, while the switch SW.sub.S2 can be controlled by the inverted signal SE′ of the tristate enable signal SE.
(42) Advantages of the load circuit 344 are described with reference to subLVDS standard and MIPI D-PHY standard in the following embodiments. However, this is for illustrative purposes only, and is not intended to be a limitation of the present disclosure. The load circuits disclosed in the present disclosure are applicable to, but not limited to, multiple interface standards in addition to subLVDS standard and MIPI-PHY standard.
(43)
(44) Referring to
(45)
(46) It is worth noting that the arrangements of the resistive elements and transistors shown in
(47)
(48)
(49)
(50) The switch SW.sub.11 is selectively coupled between the output terminal TO.sub.T1 and a power supply node N.sub.PS according to the data input D.sub.IN. The switch SW.sub.12 is selectively coupled between the output terminal TO.sub.T1 and a reference node N.sub.F1 according to the data input D.sub.IN. The switch SW.sub.13 is selectively coupled between the reference node N.sub.F1 and a reference voltage VSS such as a ground voltage. Similarly, the switch SW.sub.21 is selectively coupled between the output terminal TO.sub.T2 and the power supply node N.sub.PS according to the data input D.sub.IN. The switch SW.sub.22 is selectively coupled between the output terminal TO.sub.T2 and a reference node N.sub.F2 according to the data input D.sub.IN. The switch SW.sub.23 is selectively coupled between the reference node N.sub.F2 and the reference voltage VSS.
(51) The switches SW.sub.11 and SW.sub.12 may operate in a complementary manner. For example, when one of the switches SW.sub.11 and SW.sub.12 is switched on, the other of the switches SW.sub.11 and SW.sub.12 is switched off. In the present embodiment, the data input D.sub.IN may include a data signal DI and a data signal DI′, wherein the data signals DI and DI′ may be inverted with respect to each other, or non-overlapping signals. The switch SW.sub.11 can be controlled by the data signal DI, while the switch SW.sub.12 can be controlled by the data signal DI′. Similarly, the switches SW.sub.21 and SW.sub.22 may operate in a complementary manner, wherein when one of the switches SW.sub.21 and SW.sub.22 is switched on, the other of the switches SW.sub.21 and SW.sub.22 is switched off. Additionally or alternatively, the switches SW.sub.11 and SW.sub.21 may operate in a complementary manner, wherein when one of the switches SW.sub.11 and SW.sub.21 is switched on, the other of the switches SW.sub.11 and SW.sub.21 is switched off. By way of example but not limitation, the switch SW.sub.21 can be controlled by the data signal DI′, while the switch SW.sub.22 can be controlled by the data signal DI.
(52) The power source 944 is configured to selectively provide one of a supply voltage signal VCC and a supply current signal ICC to the power supply node N.sub.PS. In the present embodiment, when the power source 944 is configured to provide the supply voltage signal VCC, each of the switches SW.sub.13 and SW.sub.23 is switched on. When the power source 944 is configured to provide the supply current signal ICC, each of the switches SW.sub.13 and SW.sub.23 is switched off. By way of example but not limitation, the power source 944, the switch SW.sub.13 and the switch SW.sub.23 can be controlled according to a power switch signal SS.sub.EN.
(53) In operation, when the driver circuit 922 is configured to output the data output D.sub.OUT compliant with a first interface standard, the power source 944 may provide the supply voltage signal VCC according to the power switch signal SS.sub.EN, and the switches SW.sub.13 and SW.sub.23 may be switched on according to the power switch signal SS.sub.EN. The driver circuit 922 can act as a voltage mode driver to output the data output D.sub.OUT compliant with the first interface standard. When the driver circuit 922 is configured to output the data output D.sub.OUT compliant with a second interface standard different from the first interface standard, the power source 944 may provide the supply current signal ICC according to the power switch signal SS.sub.EN, and the switches SW.sub.13 and SW.sub.23 may be switched off according to the power switch signal SS.sub.EN. The driver circuit 922 can act as a current mode driver to output the data output D.sub.OUT compliant with the second interface standard. As a result, the driver circuit 922 can operate in a voltage drive mode or a current drive mode to support multiple interface standards. Further description is provided later.
(54) In the present embodiment, the driver circuit 922 may further include a plurality of resistive elements R.sub.T1 and R.sub.T2. The resistive element R.sub.T1 is coupled between the output terminal TO.sub.T1 and a connection node N.sub.C1, such that each of the switch SW.sub.11 and the switch SW.sub.12 is coupled to the resistive element R.sub.T1 through the connection node N.sub.C1. Similarly, the resistive element R.sub.T2 is coupled between the output terminal TO.sub.T2 and a connection node N.sub.C2, such that each of the switch SW.sub.21 and the switch SW.sub.22 is coupled to the resistive element R.sub.T2 through the connection node N.sub.C2. In some embodiments, respective resistances of the resistive elements R.sub.T1 and R.sub.T2 can be designed to match a termination element (not shown) which may be located in a receiver side such as the receive device 130 shown in
(55) To facilitate understanding of the present disclosure, some embodiments are given in the following for further description of the signal transmission scheme. Those skilled in the art should appreciate that other embodiments employing the driver circuit 922 shown in
(56)
(57) The transistor M.sub.TH1, selectively coupled between the resistive element R.sub.T1 and the connection node N.sub.C1, is configured to provide a voltage drop thereacross during driving operation. The transistor M.sub.TH2, selectively coupled between the resistive element R.sub.T2 and the connection node N.sub.C2, is configured to provide a voltage drop thereacross during driving operation.
(58) The load circuit 1042 is configured to selectively couple a predetermined voltage signal VP to the output terminals TO.sub.T1, and TO.sub.T2. The load circuit 1042 includes, but is not limited to, a plurality of resistive elements R.sub.L11, R.sub.L12, R.sub.L21, and R.sub.L22, and a plurality of switches SW.sub.L1-SW.sub.L3. Each of the resistive elements R.sub.L11 and R.sub.L12 is coupled to the output terminal TO.sub.T1, and each of the resistive elements R.sub.L21 and R.sub.L22 is coupled to the output terminal TO.sub.T2. The switch SW.sub.L1 is selectively coupled between the resistive element R.sub.L11 and the predetermined voltage signal VP. The switch SW.sub.L2 is selectively coupled between the resistive element R.sub.L21 and the predetermined voltage signal VP. The switch SW.sub.L3 is selectively coupled between the output terminal TO.sub.T1 and the output terminal TO.sub.T2. In the present embodiment, when the switch SW.sub.13/SW.sub.23 is switched on, each of the switches SW.sub.L1-SW.sub.L3 may be switched off. When the switch SW.sub.13/SW.sub.23 is switched off, each of the switches SW.sub.L1-SW.sub.L3 may be switched on.
(59) The power source 1044 includes, but is not limited to, a current source 1046, a voltage source 1048, and a plurality of switches SW.sub.P1 and SW.sub.P2. The current source 1046 is configured to provide the supply current signal ICC. The voltage source 1048 is configured to provide the supply voltage signal VCC. The switch SW.sub.P1 is configured to couple the current source 1046 to the power supply node N.sub.PS according to the power switch signal SS.sub.EN, and the switch SW.sub.P2 is configured to couple the voltage source 1048 to the power supply node N.sub.PS according to the power switch signal SS.sub.EN, wherein when one of the switches SW.sub.P1 and SW.sub.P2 is switched on, the other of the switches SW.sub.P1 and SW.sub.P2 is switched off. By way of example but not limitation, the switch SW.sub.P1 is controlled by an inverted signal SS.sub.EN′ of the power switch signal SS.sub.EN, while the switch SW.sub.P1 is controlled the power switch signal SS.sub.EN. Those skilled in the art will recognize that the power source 1044 may be implemented by other types of power sources capable of providing a supply voltage signal and a supply current signal without departing from the scope of the present disclosure.
(60) Advantages of the driver circuit 1022 are described with reference to subLVDS standard and MIPI D-PHY standard in the following embodiments. However, this is for illustrative purposes only, and is not intended to be a limitation of the present disclosure. The driver circuits disclosed in the present disclosure are applicable to, but not limited to, multiple interface standards in addition to subLVDS standard and MIPI-PHY standard.
(61)
(62) Please note that as a signal level of the supply voltage signal VCC can be designed according to different circuit requirements, the driver circuit 1022 operating in a voltage drive mode can support other interface standards different from the MIPI D-PHY standard.
(63) Referring to
(64) Please note that as a signal level of the predetermined voltage signal VP can be designed according to different circuit requirements, the driver circuit 1022 operating in a current drive mode can support other interface standards different from the subLVDS standard. Additionally or alternatively, as a ratio between the resistance of the resistive element R.sub.L11 and the resistance of the resistive element R.sub.T1 can be designed according to different circuit requirements, the driver circuit 1022 operating in a current drive mode can support other interface standards different from the subLVDS standard.
(65) Furthermore, in some embodiments, each of the transistors M.sub.TH1 and M.sub.TH2 can be implemented by a thick gate oxide transistor, while each of the transistors M.sub.T11, M.sub.T12, M.sub.T21 and M.sub.T22 can be implemented by a thin gate oxide transistor. The specified dimensions for thick gate oxide transistors and thin gate oxide transistors depend on the semiconductor technology node used. For example, thin gate oxide 0.18 um transistors are powered by 1.8V, whereas thick gate oxide 0.35 um transistors are powered by 3.3V. As a thick gate oxide transistor can tolerate high voltages across gate to source terminals thereof and across gate to drain terminals as compared to a thin gate oxide transistor, the driver circuit 1022 employing the transistors M.sub.TH1 and M.sub.TH2 is able to support an interface standard which specifies a high nominal common-mode voltage.
(66) Moreover, the structure of the power source 1044 shown in
(67) In operation, when one of the switches SW.sub.LD1 and SW.sub.LD2 is switched on according to the power switch signal SS.sub.EN, the other of the switches SW.sub.LD1 and SW.sub.LD2 is switched off according to the power switch signal SS.sub.EN. By way of example but not limitation, the switch SW.sub.LD1 is controlled by the power switch signal SS.sub.EN, while the switch SW.sub.LD2 is controlled by the inverted signal SS.sub.EN′ of the power switch signal SS.sub.EN. As a result, when the driver circuit 1022 shown in
(68) It is worth noting that the arrangements of the resistive elements and transistors shown in
(69)
(70) With the use of a data transmission/reception scheme which supports multiple interface standards, a signal processing device such as an ISP chip can meet different common-mode voltage specifications at both a receiver side and a transmitter side. Also, compared with a signal processing device employing dedicated circuits for different interface standards, the signal processing device utilizing the proposed data transmission/reception scheme can have a relatively small circuit area, thereby reducing manufacturing costs.
(71) The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.