Silicon over insulator two-transistor two-resistor in-series resistive memory cell

11538524 · 2022-12-27

Assignee

Inventors

Cpc classification

International classification

Abstract

A resistive random-access memory (ReRAM) cell formed on a silicon over insulator substrate (SOI) is provided. The ReRAM includes a SOI substrate, a first MOSFET and a second MOSFET, each of which having a drain port, a gate port, a source port, and a bulk port. The drain port of the second MOSFET is connected to the source port of the first MOSFET; a first resistive element and a second resistive element, each having a first port and a second port, wherein the first ports of both resistive elements are connected to the drain of the first MOSFET; a first word line and a second word line connected to the gate port of the first MOSFET and the second MOSFET, respectively; and the state of the ReRAM cell is determined upon applying a predefined potential.

Claims

1. A resistive random-access memory (ReRAM) cell comprising: a silicon over insulator (SOI) substrate; a first metal-oxide semiconductor field-effect transistor (MOSFET) formed on the SOI substrate having a drain port, a gate port, a source port, and a bulk port; a second MOSFET formed on the SOI substrate having a drain port, a gate port, a source port, and a bulk port, wherein the drain port of the second MOSFET is connected to the source port of the first MOSFET; a first resistive element formed on the SOI substrate having a first port and a second port, wherein the first port of the first resistive element is connected to the drain of the first MOSFET; a second resistive element formed on the SOI substrate having a first port and a second port, wherein the first port of the second resistive element is connected to the drain of the first MOSFET; a first word line connected to the gate port of the first MOSFET; a second word line connected to the gate port of the second MOSFET; a bit line connected to the second port of the first resistive element; an inverted bit line of the bit line connected to the second port of the second resistive element; and a select line connected to the source of the second MOSFET; wherein upon applying a predefined potential at the bit line, the inverted bit line, the word line, the second word line, the select line, the bulk port of the first MOSFET, and the bulk port of the second MOSFET, a state of the ReRAM cell is determined.

2. The ReRAM cell of claim 1, wherein each of the first MOSFET and the second MOSFET is selected from any of: an N-type and a P-type.

3. The ReRAM cell of claim 1, wherein the bulk port of the first MOSFET and the bulk port of the second MOSFET are the same bulk port.

4. The ReRAM cell of claim 1, wherein the bulk port of the first MOSFET and the bulk port of the second MOSFET are at the same potential.

5. The ReRAM cell of claim 1, wherein the first MOSFET comprises a plurality of MOSFETs connected in series.

6. The ReRAM cell of claim 1, wherein the second MOSFET comprises a plurality of MOSFETs connected in series.

7. The ReRAM cell of claim 1, wherein the first port of each of the first resistive element and the second resistive element is a bottom end port (BEP).

8. A resistive random-access memory (ReRAM) cell comprising: a silicon over insulator (SOI) substrate; a first metal-oxide semiconductor field-effect transistor (MOSFET) formed on the SOI substrate having a drain port, a gate port, a source port, and a bulk port; a second MOSFET formed on the SOI substrate having a drain port, a gate port, a source port, and a bulk port, wherein the drain port of the second MOSFET is connected to the source port of the first MOSFET; a first resistive element formed on the SOI substrate having a first port and a second port, wherein the first port of the first resistive element is connected to the source of the second MOSFET; a second resistive element formed on the SOI substrate having a first port and a second port, wherein the first port of the second resistive element is connected to the source of the second MOSFET; a first word line connected to the gate port of the first MOSFET; a second word line connected to the gate port of the second MOSFET; a bit line connected to the drain port of the first MOSFET; a select line connected to the second port of the first resistive element; and an inverted select line connected to the second port of the second resistive element; wherein upon applying a predefined potential at the bit line, the word line, the inverted word line, the select line, the inverted select line, the bulk port of the first MOSFET, and the bulk port of the second MOSFET, a state of the ReRAM cell is determined.

9. The ReRAM cell of claim 8, wherein the each of the first MOSFET and the second MOSFET is selected from any of: an N-type and a P-type.

10. The ReRAM cell of claim 8, wherein the bulk port of the first MOSFET and the bulk port of the second MOSFET are the same bulk port.

11. The ReRAM cell of claim 8, wherein the bulk port of the first MOSFET and the bulk port of the second MOSFET are at the same potential.

12. The ReRAM cell of claim 8, wherein the first MOSFET comprises a plurality of MOSFETs connected in series.

13. The ReRAM cell of claim 8, wherein the second MOSFET comprises a plurality of MOSFETs connected in series.

14. The ReRAM cell of claim 8, wherein the first port of each of the first resistive element and the second resistive element is a top end port (TEP).

Description

BRIEF DESCRIPTION OF THE DRAWINGS

(1) The subject matter disclosed herein is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The foregoing and other objects, features and advantages of the disclosure will be apparent from the following detailed description taken in conjunction with the accompanying drawings.

(2) FIG. 1 is a schematic diagram of a two-transistor and two-resistor (2T2R) silicon over insulator (SOI) resistive random-access memory (ReRAM) cell according to one embodiment.

(3) FIG. 2 is a schematic diagram of a 2T2R SOI ReRAM cell according to another embodiment.

(4) FIG. 3 is a schematic diagram of a ReRAM array including of a plurality of 2T2R SOI ReRAM cells according to an embodiment.

DETAILED DESCRIPTION

(5) It is important to note that the embodiments disclosed herein are only examples of the many advantageous uses of the innovative teachings herein. In general, statements made in the specification of the present application do not necessarily limit any of the various claimed embodiments. Moreover, some statements may apply to some inventive features but not to others. In general, unless otherwise indicated, singular elements may be in plural and vice versa with no loss of generality. In the drawings, like numerals refer to like parts through several views.

(6) A resistive random-access memory (ReRAM) cell configured with two transistors and two resistors (2T2R) is formed using silicon over insulator (SOI) technology. The cell includes a first MOSFET and a second MOSFET connected in series, formed over the SOI substrate. In an example embodiment, a first resistor having a top end port (TEP) and a bottom end port (BEP) is connected to the drain of the first MOSFET at its BEP, and a second resistor, having a TEP and a BEP, is also connected to the drain of the first MOSFET at its BEP. The TEP of the first resistor is connected to a bit line (BL) and the TEP of the second resistor to an inverted bit line (BLB). A first word line (WLa) is connected to the gate of the first MOSFET and a second word line (WLb) is connected to the gate of the second MOSFET. A select line (SEL) is connected to the source of the second MOSFET.

(7) The cell is designed and implemented using a SOI technology where transistors are formed over an insulation layer. As SOI technology is well-known in the art, its characteristics are not discussed herein. However, those of ordinary skill in the art would appreciate the advantages of SOI technology with respect of the disclosed ReRAM cell. While N-type MOSFETs are shown, the cell may be implemented using P-type MOSFETs with the necessary adaptation. The advantage of these arrangements is the ability to use small transistors since no high voltage is applied across the MOSFETs as is suggested by the prior art solutions. A 1.2V transistor may have a length (“L”) of 90 nm while a 1V transistor may have L of 22 nm. This results in a significantly small, and ever more practical ReRAM arrays. It should be noted that while the term “programming” is used herein, the term “writing” may and is frequently used to describe the same operation, i.e., updating the content of a memory cell.

(8) FIG. 1 is an example schematic diagram of a 2T2R SOI ReRAM cell 100 according to one embodiment. A first metal-oxide semiconductor field-effect transistor (MOSFET) 110 is connected in series to a second MOSFET 120 such that the source of the first MOSFET 110 is connected to the drain of the second MOSFET 120. A single bulk connection as it is assumed, i.e., bulk 114 is connected to bulk 124, and even more specifically, the bulks of the two MOSFETS 110 and 120 are the same bulk or if separate bulks, at the same bulk potential as explained herein. The gate of the first MOSFET 110 is connected to a first word line (WLa) 112. The gate of the second MOSFET 120 is connected to a second word line (WLb) 122. The source of the second MOSFET 120 is connected to a select line (SEL) 140. To the drain of the first MOSFET 110 there are two resistors 130A and 130B connected, each at the BEP of each respective resistor. The TEP of the first resistor 130A is connected to a bit line (BL) 150. The TEP of the second resistor 130B is connected to an inverted bit line (BLB) 160. In an embodiment, the cell may be reset or programmed as desired by applying predefined potentials. The predefined potentials may be determined by simulation, however in general, at these particularly nanometric featured sizes, the potentials may be described as 0V, low (e.g., 1.2V), and high (e.g., 2.4V) voltages. Examples for the predefined potentials are provided in Tables 1-4. Furthermore, incorporation of SOI allow small cell implementation, which is otherwise not achievable in other manufacturing technologies that require larger MOSFETs for proper operation.

(9) FIG. 2 is an example schematic diagram of a 2T2R SOI ReRAM cell 200 according to another embodiment. A first MOSFET 210 is connected in series to a second MOSFET 220 such that the source of the first MOSFET 210 is connected to the drain of the second MOSFET 220. A single bulk connection is typically used, i.e., bulk 214 is connected to bulk 224, and even more specifically, the bulks of the two MOSFETS 210 and 220 are the same bulk or at the same bulk potential as explained herein. There are two resistors 230A and 230B connected to the source of the second MOSFET 220, each at the TEP of each respective resistor. The BEP of the first resistor 230A is connected to a select line (SEL) 240. The BEP of the second resistor 230B is connected to an inverted select line (SELB) 260. The drain of the first MOSFET 210 is connected to a bit line (BL) 250. In an embodiment, the cell may be reset or programmed as desired by applying predefined potentials. The predefined potentials may be determined by simulation, however in general, at these particularly nanometric featured sizes, the potentials may be described as 0V, low (e.g., 1.2V), and high (e.g., 2.4V) voltages. Furthermore, incorporation of SOI allow small cell implementation, which is otherwise not achievable in other manufacturing technologies that require larger MOSFETs for proper operation.

(10) FIG. 3 is an example schematic diagram of a ReRAM array 300 including of a plurality of 2T2R SOI ReRAM cells according to an embodiment. This particular example is for cells of the types shown in the embodiment of FIG. 1. It should be noted that the above disclosed principles of the 2T2R SOI ReRAM cells may be applied to create a non-SOI ReRAM array with the necessary adaptation without undue burden. Each cell is referred to with respect to FIG. 3 as a ReRAM cell 100. In the embodiment shown in FIG. 3, each of the ReRAM cells 100 has a BL, BLB, WLa, WLb, SEL ports as well as a single bulk connection (BLK) as it is assumed that the bulks of the two MOSFETS are the same bulk or at the same bulk potential as explained herein. The ReRAM array 300 includes a plurality of ReRAM cells 100 that are organized in columns and rows. The ReRAM array 300 includes ‘n’ columns, where ‘n’ is an integer equal to or greater than ‘1’, and cm′ rows, where cm′ is an integer equal to or greater than ‘1’. A row of ReRAM memory cells 100 includes, for example, cells 100-11 through 100-1n. A column of ReRAM memory cells 100 includes, for example, cells 100-11 through 100-m1. ReRAM cell 100-11 is connected to BL 310-11, BLB 310-12, and further to WLa 320-11, and WLb 320-12. Similarly, ReRAM cell 100-mn is connected to BL 310-n1, BLB 310-n2, and further to WLa 320-m1 and WLb 320-m2. For the purpose of programming each ReRAM cell 100, predefined potentials are provided to the bit lines and the word lines for the operation of the array as further described herein. The predefined potentials may be determined by simulation, however in general, at these particularly nanometric featured sizes, the potentials may be described as 0V, low (e.g., 1.2V), and high (e.g., 2.4V) voltages.

(11) The operation of the ReRAM cell shown in FIG. 1 can be simulated by applying example predefined potentials shown in Tables 1 and 2 for operation on resistor connected to BL1. When a potential range is on 340-2 and 310-11 and if all transistors are conducting, the voltage values must be identical. In an embodiment, BL0B may be either driven to High-Z or to the value of BL0. In another embodiment, BL0B may be driven to the value for BL0, and BL0 may be in high-Z. Furthermore, the post-pulse can be removed completely, as long as the abs(V.sub.GS), abs(V.sub.GD), and abs(V.sub.DS) on all array cells are no more than the safe operating area (SOA) limits, which are the voltage levels that will not damage any of the select transistors. When a voltage range, e.g., 0 to 1.2 volts, is used for each of 310-12 and 310-11 while at least one of the transistors is conducting, the voltage values must be identical. Also, the post-pulse can be removed completely, as long as the abs(V.sub.GS), abs(V.sub.GD), and abs(V.sub.DS) on all array cells are no more than the SOA limit.

(12) TABLE-US-00001 TABLE 1 values in volts BLB1 310-22 BL0 BL1 WLa WLb WLa WLb and 310- SEL0 310- SEL1 320- 320- 320- 320- BLB0 Mode 11 340-2 21 340-1 11 12 21 22 310-12 Before 0 0 0 0 0 0 0 0 Z Pre- 1.2-0 1.2-0 1.2 0 1.2 0 1.2 0 Z write Program 1.2 1.2 2.4 0 1.2 0 1.2 1.2 Z Post- 1.2-0 1.2-0 1.2 0 1.2 0 1.2 0 Z write After 0 0 0 0 0 0 0 0 Z

(13) TABLE-US-00002 TABLE 2 values in volts BLB1 310-22 BL0 BL1 WLa WLb WLa WLb and 310- SEL0 310- SEL1 320- 320- 320- 320- BLB0 Mode 11 340-2 21 340-1 11 12 21 22 310-12 Before 0 0 0 0 0 0 0 0 Z Pre- 1.2-0 1.2-0 0 1.2 0 1.2 0 1.2 Z erase Erase 1.2 1.2 0 2.4 0 1.2 2.4 2.4 Z Post- 1.2-0 1.2-0 0 1.2-0 1.2-0 0 0 1.2-0 Z erase After 0 0 0 0 0 0 0 0 Z

(14) Tables 3 and 4 show the operation of a resistor connected to BLB. When the potential range is on 310-12 and 310-11 and if all transistors are conducting, their voltage values must be identical. In an embodiment, BL0 may also be driven to High Z instead of a value of BL0B. In another embodiment, BL0B may be driven to Z, and BL0 may be driven to the value allocated to BL0B in the tables below. Other comments discussed herein regarding voltage range similarly apply.

(15) TABLE-US-00003 TABLE 3 values in volts BL1 310-21 BL0B BL1B WLa WLb WLa WLb and 310- SEL0 310- SEL1 320- 320- 320- 320- BL0 Mode 11 340-2 21 340-1 11 12 21 22 310-11 Before 0 0 0 0 0 0 0 0 Z Pre- 1.2-0 1.2-0 1.2 0 1.2 0 1.2 0 Z write Program 1.2 1.2 2.4 0 1.2 0 1.2 1.2 Z Post- 1.2-0 1.2-0 1.2 0 1.2-0 0 1.2 0 Z write After 0 0 0 0 0 0 0 0 Z

(16) TABLE-US-00004 TABLE 4 values in volts BL1 310-21 BL0B BL1B WLa WLb WL WLb and 310- SEL0 310- SEL1 320- 320- 320- 320- BL0 Mode 11 340-2 21 340-1 11 12 21 22 310-11 Before 0 0 0 0 0 0 0 0 Z Pre- 1.2-0 1.2-0 0 1.2 0 1.2 0 1.2 Z erase Erase 1.2 1.2 0 2.4 0 1.2 2.4 2.4 Z Post- 1.2-0 1.2-0 0 1.2-0 0 0-1.2 0 1.2-0 Z erase After 0 0 0 0 0 0 0 0 Z

(17) It should be noted that voltage schemes provided in Tables 1˜4 are merely examples and other schemes may be used for the configuration shown in FIG. 1. It should be appreciated that additional necessary voltages to achieve programming and/or erase of the configuration shown in FIG. 2 can be achieved without undue burden. In an embodiment, any of the MOSFETs may be replaced by a plurality of MOSFETs connected in series. For example, if the MOSFET 130 is replaced by two MOSFETs each with a drain port and a source port, then the first MOSFET source port is connected to the drain port of the second MOSFET, the drain port of the first MOSFET replaces the drain port of the MOSFET 130, and the source port of the second MOSFET replaces the source port of the MOSFET 130. The bulks of each of the first and the second MOSFETs that include the aggregated MOSFET 130 are, in an embodiment, a single bulk as further discussed herein. The gates of each of the first and second MOSFETs that include the aggregated MOSFET 130 are each connected to a separate word line (WLi) and receive signals to properly operate in this configuration. It is particularly noted that such configuration allow handling of larger V.sub.DS and V.sub.GS voltages in comparison to small feature transistors that handle lower voltage levels.

(18) According to the disclosed embodiments, the ReRAM cell 100 (FIG. 1) is created by forming a first MOSFET 110 over an SOI substrate (not shown) and a second MOSFET 120 over the SOI substrate (not shown), such that the source of the first MOSFET 110 and the drain of the second MOSFET 120 are electrically connected. In an embodiment, the bulks of each of the MOSFETs 110 and 120 are electrically connected or otherwise the same bulk. A first resistive element having a BEP and a TEP is formed directly or indirectly over the SOI. A second resistive element having a BEP and a TEP is formed directly or indirectly over the SOI. The BEP of the first and the second resistive elements are formed such that they electrically connect to the drain of the first MOSFET 110.

(19) A first word line (WLa) is formed to electrically connect with the gate of the first MOSFET 110. A second word line (WLb) is formed to electrically connect with the gate of the second MOSFET 120. A select line (SEL) 140 is formed to electrically connect with the source of the second MOSFET 120. A bit line (BL) 150 is formed to electrically connect to the second port of the first resistive element 130A. An inverted bit line (BLB) 160 is formed to electrically connect to the second port of the second resistive element 130B.

(20) In an embodiment, the MOSFETs 110 and 120 are formed in the same bulk, that is, the bulks 114 and 124 are the same bulk, otherwise, in another embodiment they may be electrically connected. It should be understood that the ReRAM cell 200 may be similarly formed without undue burden, following the same principles of the embodiments and adapting as may be necessary and without further burden.

(21) It should be understood that any reference to an element herein using a designation such as “first,” “second,” and so forth does not generally limit the quantity or order of those elements. Rather, these designations are generally used herein as a convenient method of distinguishing between two or more elements or instances of an element. Thus, a reference to first and second elements does not mean that only two elements may be employed there or that the first element must precede the second element in some manner. Also, unless stated otherwise, a set of elements comprises one or more elements.

(22) As used herein, the phrase “at least one of” followed by a listing of items means that any of the listed items can be utilized individually, or any combination of two or more of the listed items can be utilized. For example, if a system is described as including “at least one of A, B, and C,” the system can include A alone; B alone; C alone; A and B in combination; B and C in combination; A and C in combination; or A, B, and C in combination.

(23) All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the principles of the disclosure and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions.