Signal detection method, corresponding circuit, device and system
11418139 · 2022-08-16
Assignee
Inventors
Cpc classification
H02P9/48
ELECTRICITY
Y02T10/70
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H02J7/14
ELECTRICITY
H02P9/08
ELECTRICITY
International classification
Abstract
In an embodiment a method includes: sensing a first signal indicative of magnetization of a winding in a dynamoelectric machine; applying the first signal to a window comparator having a comparator window between upper and lower thresholds and generating window exit signals indicative of the first signal exiting the comparator window of the window comparator; generating a slowed-down replica signal of the first signal; updating the comparator window of the window comparator as a function of the slowed-down replica signal; and issuing a wake-up signal towards a control device of the dynamoelectric machine as a result of one of the window exit signals indicating the first signal exiting the comparator window of the window comparator for a time duration in excess of a duration threshold.
Claims
1. A method comprising: sensing a first signal indicative of magnetization of a winding in a dynamoelectric machine; applying the first signal to a window comparator having a comparator window between upper and lower thresholds and generating window exit signals indicative of the first signal exiting the comparator window of the window comparator; generating a slowed-down replica signal of the first signal; updating the comparator window of the window comparator as a function of the slowed-down replica signal; and issuing a wake-up signal towards a control device of the dynamoelectric machine as a result of one of the window exit signals indicating the first signal exiting the comparator window of the window comparator for a time duration in excess of a duration threshold, wherein the window comparator comprises offset voltage control inputs for receiving offset voltage control signals, wherein the upper and lower thresholds of the comparator window of the window comparator are adjustable as a function of the offset voltage control signals and a threshold value for magnetization of the winding in the dynamoelectric machine.
2. The method of claim 1, wherein generating the slowed-down replica signal comprises generating the slowed-down replica signal by sampling at discrete times the first signal.
3. The method of claim 1, wherein generating the slowed-down replica signal comprises generating the slowed-down replica signal by digital-to-analog tracking the first signal.
4. The method of claim 1, wherein generating the slowed-down replica signal comprises generating the slowed-down replica signal from an amplitude divided or low-pass filtered version of the first signal.
5. The method of claim 4, wherein generating the slowed-down replica signal comprises generating the slowed-down replica signal from the amplitude divided and low-pass filtered version of the first signal.
6. A circuit comprising: an input circuit having an input node configured to be coupled to a winding in a dynamoelectric machine, the input circuit configured to sense a first signal indicative of magnetization of the winding in the dynamoelectric machine; a window comparator sensitive to the first signal, the window comparator having a comparator window between upper and lower thresholds and configured to generate window exit signals indicative of the first signal exiting the comparator window of the window comparator, wherein the comparator window is configured to be adjustable as a function of an update signal; a signal generator circuit configured to generate a slowed-down replica signal of the first signal, the signal generator circuit coupled to the window comparator and configured to update the comparator window of the window comparator with the update signal as a function of the slowed-down replica signal; and a processing circuit sensitive to the window exit signals of the window comparator, the processing circuit configured to issue a wake-up signal applicable to a control device of the dynamoelectric machine as a result of one of the window exit signals indicating the first signal exiting the comparator window of the window comparator for a time duration in excess of a duration threshold, wherein the window comparator comprises offset voltage control inputs configured to receive offset voltage control signals, wherein the upper and lower thresholds of the comparator window of the window comparator are configured to be adjustable as a function of the offset voltage control signals and a threshold value for magnetization of the winding in the dynamoelectric machine.
7. The circuit of claim 6, wherein the signal generator circuit comprises a sample circuit configured to be activatable at discrete times to sample the first signal and to generate the slowed-down replica signal based on the sampled first signal.
8. The circuit of claim 6, wherein the signal generator circuit comprises a digital-to-analog tracking circuit comprising a time-clocked up-down counter configured to track the first signal and to generate the slowed-down replica signal based on an output of the time-clocked up-down counter.
9. The circuit of claim 6, wherein the input circuit comprises an amplitude divider or a low-pass filter coupled between the input node and the signal generator circuit.
10. The circuit of claim 9, wherein the input circuit comprises the amplitude divider coupled to the input node, and the low-pass filter coupled between the amplitude divider and the signal generator circuit.
11. The circuit of claim 6, further comprising an oscillator circuit configured to be selectively activatable to evaluate a time duration of the window exit signals indicating the first signal exiting the comparator window of the window comparator.
12. The circuit of claim 11, wherein the processing circuit is configured to activate the oscillator circuit when the first signal exits the comparator window of the window comparator.
13. A device comprising: a dynamoelectric machine comprising a winding susceptible to exhibit magnetization; and a wake-up circuit comprising: an input terminal coupled to the winding, an input circuit coupled to the input terminal and configured to sense a first signal indicative of magnetization of the winding, a window comparator sensitive to the first signal, the window comparator having a comparator window between upper and lower thresholds and configured to generate window exit signals indicative of the first signal exiting the comparator window of the window comparator, wherein the comparator window is configured to be adjustable as a function of an update signal, a signal generator circuit configured to generate a slowed-down replica signal of the first signal, the signal generator circuit coupled to the window comparator and configured to update the comparator window of the window comparator with the update signal as a function of the slowed-down replica signal, and a processing circuit sensitive to the window exit signals of the window comparator, the processing circuit configured to issue a wake-up signal applicable to a control device of the dynamoelectric machine as a result of one of the window exit signals indicating the first signal exiting the comparator window of the window comparator for a time duration in excess of a duration threshold, wherein the window comparator comprises offset voltage control inputs configured to receive offset voltage control signals, wherein the upper and lower thresholds of the comparator window of the window comparator are configured to be adjustable as a function of the offset voltage control signals and a threshold value for magnetization of the winding in the dynamoelectric machine.
14. The device of claim 13, wherein the dynamoelectric machine comprises an alternator having a stator winding set and a rotor coil, and wherein the control device comprises an alternator voltage regulator coupled to the rotor coil of the alternator and is configured to provide voltage regulation at the rotor coil of the alternator.
15. The device of claim 14, wherein the input terminal is coupled to a stator winding in the stator winding set of the alternator, and wherein the wake-up circuit is configured to sense the first signal at the stator winding and issue the wake-up signal towards the alternator voltage regulator.
16. The device of claim 13, wherein the signal generator circuit comprises a sample circuit configured to be activatable at discrete times to sample the first signal and to generate the slowed-down replica signal based on the sampled first signal.
17. The device of claim 13, wherein the signal generator circuit comprises a digital-to-analog tracking circuit comprising a time-clocked up-down counter configured to track the first signal and to generate the slowed-down replica signal based on an output of the time-clocked up-down counter.
18. The device of claim 13, wherein the wake-up circuit further comprises an oscillator circuit configured to be selectively activatable to evaluate a time duration of the window exit signals indicating the first signal exiting the comparator window of the window comparator.
19. An electrical energy generation system comprising: an electrical load; and a device coupled to the electrical load and configured to supply electrical energy to the electrical load, the device comprising: a dynamoelectric machine comprising a winding susceptible to exhibit magnetization, and a wake-up circuit comprising: an input terminal coupled to the winding, an input circuit coupled to the input terminal and configured to sense a first signal indicative of magnetization of the winding, a window comparator sensitive to the first signal, the window comparator having a comparator window between upper and lower thresholds and configured to generate window exit signals indicative of the first signal exiting the comparator window of the window comparator, wherein the comparator window is configured to be adjustable as a function of an update signal, a signal generator circuit configured to generate a slowed-down replica signal of the first signal, the signal generator circuit coupled to the window comparator and configured to update the comparator window of the window comparator with the update signal as a function of the slowed-down replica signal, and a processing circuit sensitive to the window exit signals of the window comparator, the processing circuit configured to issue a wake-up signal applicable to a control device of the dynamoelectric machine as a result of one of the window exit signals indicating the first signal exiting the comparator window of the window comparator for a time duration in excess of a duration threshold, wherein the window comparator comprises offset voltage control inputs configured to receive offset voltage control signals, wherein the upper and lower thresholds of the comparator window of the window comparator are configured to be adjustable as a function of the offset voltage control signals and a threshold value for magnetization of the winding in the dynamoelectric machine.
20. The electrical energy generation system of claim 19, wherein the electrical load comprises a battery of a vehicle.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) One or more embodiments will now be described, by way of example only, with reference to the annexed figures, wherein:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(8) In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments of this description. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured.
(9) Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as “in an embodiment” or “in one embodiment” that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
(10) The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
(11) As noted, one or more embodiments may apply to alternator voltage regulators (AVR's) for use in the automotive sector, for instance.
(12) Reference to such possible application and the depiction in
(13) As discussed previously, an electrical power generation system in a vehicle V such as a motor-car may include an alternator A (with stator windings SW and a rotor coil RC), an electronic voltage regulator AVR, a diode rectifier bridge DB, a battery B and various (electrical) loads EL, with operation of the system coordinated by an engine control unit ECU.
(14) Other than for what is discussed in detail in the following, the general structure and the basic criteria of operation of such a system are conventional in the art, which makes it unnecessary to provide a more detailed description herein.
(15) It is noted that certain power generation systems as exemplified in
(16) Meaningful inputs for this FSM regulation state can be provided via a protocol from the external control unit ECU and an internal rotation speed signal (coming, for instance, from the three-phase stator system of the alternator A).
(17) If no power generation is desired, then the regulator AVR can be driven to a low-current consumption stand-by state. In the stand-by state, the regulator AVR monitors the available sources to detect possible wake-up events (i.e., ECU-driven protocols, key/ignition turn-on engagement, phase signal voltages).
(18) It will again be appreciated that referring to such a possible field of application is merely for exemplary purposes and is not to be construed, even indirectly, in a limiting sense of the embodiments: whatever the prospected context of use considered, some embodiments prevent appreciable current consumption increases in the presence of wake-up sources evaluated invalid.
(19) Turning again for simplicity to the possible use in connection with an AVR, of these wake-up sources, transition from stand-by to active states induced by (valid) phase signal voltages from the three-phase stator system SW of the alternator A is almost always available and is currently referred to as self-start.
(20) Self-start, sometimes referred also as auto-start or emergency start, may play a significant role in facilitating quitting the stand-by state when the so-called AVR primary wake-up sources (ECU-driven protocols and key/ignition turn-on engagements may be exemplary of these) are not be available due to an external system fault (i.e., a fault that occurs outside the alternator assembly at system connector level).
(21) This may be the case, for instance, when starting power generation is desirable to prevent both undesired battery drain during vehicle travel and/or a poor state of charge (SOC) that can jeopardize cranking to home. For that reason, self-start may be categorized as degraded wake-up.
(22) It is noted that exiting the stand-by state may be facilitated thanks to the residual magnetism of the rotor coil RC.
(23) It is similarly noted that a rotation speed signal as conventionally fed into an alternator voltage regulator may not fully exploit the voltages from the three-phase stator system SW of the alternator A insofar as only one or two voltages are generally exploited.
(24) In fact, a single-phase configuration has the advantage of reducing the pin count of the regulator device especially when using a package with a limited number of leads (<=.sub.5).
(25) A two-phase configuration may provide a flexible interface for implementing both efficient rectifier bridge diagnostics (when the capability is desired for the regulator to detect the possible presence of one or more diodes in open/short conditions) as well as a robust phase interface based on a differential signal. In that way, the “phase interface” can be rendered largely insensitive to salt and moisture attacks. Additionally, even appreciable leakage currents from the diode bridge rectifier (e.g., units of tenths of mA) are not in a position to put at risk the residual AC phase voltage, which facilitates reliable amplitude and frequency detection even in hostile environments.
(26) An exemplary approach relying on a single-phase configuration is disclosed in U.S. Pat. No. 5,376,876. That document discloses a phase winding detector used to detect alternator rotation in an alternator charging system. The detector receives a single winding phase output signal and utilizes a sampling apparatus to provide a sampled phase output signal. A comparison circuit provides an output by comparing the phase output signal with the sampled phase output signal, whereby a detection of variation in the phase output signal is provided. After initial detection of variation of the phase winding output signal, additional circuitry compares the phase winding signal with a fixed reference threshold. Detection of a phase winding output signal is implemented without use of a substantial DC blocking capacitor and is implemented by monitoring only one input signal terminal.
(27) In brief, conventional approaches as discussed so far may be ascribed to two categories:
(28) a) synchronous, clock-based solutions where a continuous value, discrete-time (that is, sampled) signal is compared with a continuous value, continuous-time input signal to detect amplitude criterion occurrence;
(29) b) asynchronous solutions, not relying on a clock, where a continuous value, continuous-time, (very) low-frequency filtered signal is compared with a continuous-time input signal to detect amplitude criterion occurrence.
(30) The former category (synchronous) is mainly characterized by a stand-by current magnitude that may not comply with a low-current specification in stand-by state, for instance due to a clock oscillator kept permanently active.
(31) The latter category (asynchronous) may give rise to device area issues, for instance due to the usage of a large-area low-frequency RC analog filter.
(32) One or more embodiments may provide a voltage phase wake-up interface for a voltage regulator such as an alternator voltage regulator AVR as discussed previously based on a single phase signal picked-up from a three-phase stator system SW and capable of providing adequate detection of residual magnetism from the alternator A even in the presence of significant leakage currents from the diode bridge DB and/or a moisture attack. As noted, both of these may result in a large DC component superposed onto the AC input signal to be detected.
(33) One or more embodiments as exemplified herein may comprise an analog circuit block and a digital (numerical) circuit block. These will be referred to in the foregoing as a phase wake-up analog detector circuit 10 and phase wake-up digital stage or circuit 12, respectively.
(34) A wake-up analog detector circuit 10 as exemplified herein may interface directly with a one-phase voltage signal PH from a three-phase stator SW in an alternator (see, for instance A in
(35) In one or more embodiments as exemplified herein, the wake-up analog detector circuit 10 is in charge of capturing a (residual) magnetism amplitude voltage and comparing it against a target threshold voltage.
(36) In one or more embodiments as exemplified herein, the wake-up digital stage or circuit 12 is in charge of applying digital filter processing as desired (spike rejection filter time, for instance) and executing a control algorithm.
(37) In order to apply such a digital processing, in one or more embodiments as exemplified herein, the wake-up digital stage or circuit 12 may use a low-frequency, low-current stand-by oscillator 14.
(38) Differently from certain conventional approaches as discussed previously, in one or more embodiments as exemplified herein, the stand-by oscillator 14 can be enabled (directly) by the wakeup digital stage 12 as desired.
(39) It is noted that, at least in certain embodiments, the wake-up analog detector circuit 10 may not use the clock signal from the oscillator 14 in order to evaluate signal amplitude. This facilitates achieving a lower stand-by current consumption in the regulator AVR.
(40)
(41) In addition to the phase signal PH discussed previously, other signals related to phase wake-up circuitry operation as discussed herein may include: an analog detector enable input, o_ph_enable: if asserted at a first level (high, for instance), then both the PH signal capture function and wake-up analog evaluation are running; if de-asserted at a second level (low, for instance), then the analog wakeup detector 10 does not submit any wake-up event to the phase wake-up digital stage 12 for evaluation; analog detector outputs, i_ph_out_h, i_ph_out_l: by using these two signals the analog detector 10 may submit analog prequalified wake-up events (i.e., those events that have already passed an analog criterion such as a target threshold voltage reached) to stand-by the digital stage 12 for final timing validation; systematic offset voltage control inputs, o_ph_vos_h_dis, o_ph_vos_l_dis of the analog detector 10, including a comparator stage (106, in
(42) Other signals which are related to the stand-by digital stage 120 are exemplified in
(43) These may include: a digital stage wake-up notification output, o_wake: this is a main flag which can be asserted at a first level (high, for instance) when either at least one fully valid wake-up event (that is an event finally validated in a stand-by digital stage 120, which may comprise the phase wake-up detector 12) occurs out of phase, key/ignition, ECU, first BPLUS battery engagement (that is an internally-generated wake-up event, related to a o_wake_fpor signal) occurs or an external (i.e., requested by main digital stage) wake request is submitted; an external power-hold request input, i_powerhold: this is an external, main digital domain wake request submitted by using this digital input; digital stage wake-up-by-ECU notification output, o_wake_ecu: this flag is asserted at a first level (high, for instance) when a fully valid wake-up event submitted through ECU input is recognized; digital stage wake-up-by-KEY notification output, o_wake_key: this flag is asserted at a first level (high, for instance) when a fully valid wake-up event submitted through KEY input is recognized; ECU wake-up detector request output, i_ecu_wu_req: by using this digital signal a ECU wake-up detector 122 may submit to the digital stage 120 a request to fully qualify a wake-up event already precertified according to a defined analog criteria; KEY wake-up detector request output, i_key_wu_req: by using this digital signal a key wake-up detector 124 may submit to the digital stage 120 a request to fully qualify a wake-up event already pre-certified according to a defined analog criteria; external power-on reset input, i_por_sby_n: when active low, this external signal may initialize the whole stand-by digital stage 120 after stand-by supply power-up.
(44) It will be otherwise appreciated that, for the sake of simplicity and ease of understanding, other signals which may occur in one or more embodiments as exemplified herein are not visible in the figures. For instance, the outputs from the digital stage 120 (e.g., o_wake_phase) may have associated additional signals (e.g., s_wake_phase) as discussed, e.g., in connection with
(45)
(46) In one or more embodiments as exemplified herein, the circuit 10 may comprise: a resistive signal (e.g., voltage) divider 100, having a division (attenuation) factor A<1 and a total input resistance R. The divider 100 facilitates adapting the signal range of the input signal PH to a lowest (minimum) stand-by power supply value; an electro-magnetic compatibility (EMC) passive analog filter 102, having a dominant pole frequency f.sub.p. Analog filter 102, which may act on the output A*PH from the divider 100, facilitates attenuating various nuisance and noise effects above the frequency f.sub.p, which may be present at the PH input; a signal generator 104 configured to receive the signal PH (possibly attenuated at 100, e.g., as A*PH, and filtered at 102) and generate therefrom a pair of signals PH_F/PH_S which may be used in the following sub-stages in order to decide when the (modulus of the) residual magnetism voltage PH exceeds a specified amplitude (voltage) threshold VP.sub.StartsTh. In some embodiments, circuit 104 may facilitate appreciably operation of embodiments and may be implemented in various forms as exemplified in the following; a window-type voltage comparator 106 with embedded and controllable systematic offset voltages
(47) VOS,H=(1−o_ph_vos_h_dis).A.VP.sub.StartTh
(48) VOS,L=(1−o_ph_vos_l_dis).A.VP.sub.StartTh
(49) to compare PH_S and PH_F voltage pair.
(50) The comparator 106 as exemplified herein may use a stable reference voltage VREF (generated in a manner known to those of skill in the art).
(51) The phase wake-up digital stage or circuit 12 may facilitate adequate spike rejection times TP.sub.SR to filter out undesired spurious glitches affecting window comparator outputs. Also, it may embed a control procedure implemented through a certain number #nds of other I/O digital signals. Some I/O analog signals #nas can be involved as well. In fact, case by case, the cardinality #nds, #nas may depend on the physical implementation for PH_F/PH_S pair signal generator.
(52) The comparator circuit 106 as exemplified herein includes two comparator stages 106a, 106b providing to the digital stage or circuit block 12 “high” and “low” output signals, namely i_ph_out_h and i_ph_out_l. As exemplified herein, these two signals result from comparing the PH_F signal (which is applied to the non-inverting input of the comparator stage 106a and to the inverting input of the comparator stage 106b) with respective thresholds V.sub.REFH (applied to the inverting input of the comparator stage 106a) and V.sub.REFL (applied to the non-inverting input of the comparator stage 106b).
(53) The thresholds V.sub.REFH and V.sub.REFL are derived from the signal PH_S by applying thereto the offset voltages V.sub.OS,H and V.sub.OS,L discussed previously.
(54) The comparator circuit 106 as exemplified herein can be regarded as an “unstructured” window comparator, where—instead of being fused to a single output that goes, e.g., to “1” (only) when the input signal exits the comparator window—the output signals i_ph_out_h and i_ph_out_l are kept separated and used to recognize an increase/decrease in the input signal (here, PH_F).
(55) One or more embodiments may facilitate rejecting DC components of the PH_F signal which might—undesirably—lead to a wake-up event being erroneously declared. An increase of the PH_F signal (only) deriving from leakage current in the diodes in the bridge DB of
(56) By way of immediate reference, and without wishing to anticipate the discussion which follows,
(57) One or more embodiments may benefit from the “follower” signal PH_S (obtained, e.g., as discussed in the following) in operating the window comparator 106 with non-fixed, time-variable thresholds depending on PH_S (for instance, thresholds that are dynamically set around PH_S), as discussed in the following.
(58) In one or more embodiments this may facilitate recognizing a certain (e.g., peak-to-peak) variation in PH_F corresponding to a true AC signal, even in the presence of a (slowly varying) DC component in PH_F.
(59) Consequently, one or more embodiments may take advantage from the approaches adopted for generating the signal PH_S.
(60)
(61) In a simple implementation as exemplified herein, the PH_S/PH_F pair generator 104 may comprise a sampling capacitor 1041 with a capacity Cs and two switches 1042, 1043 (two electronic switches such as MOSFET transistors, for instance) to provide sample-and-hold (S & H) circuitry. For instance, after enabling the analog detector 10, if o_ph_sample_n is asserted at a certain level (low, for instance), then both switches 1042 and 1043 are closed.
(62) Operation of an arrangement as exemplified herein may be controlled via two signals i_ph_stop_pulse, o_ph_sample_n (for instance #nds=2, #nas=0), with i_ph_stop_pulse derived from o_ph_sample_n via an analog timing circuit 142 (with Ts being the sample pulse duration).
(63) In one or more embodiments, the signal PH_F is assumed to correspond to PH (the filtered value A*PH, for instance) while the “follower” signal PH_S is assumed to correspond to a sampled version of A*PH, for instance to A*PH sampled via a sample-and-hold (S & H) action with a period Ts (see the graph on the right-hand side of
(64) The switch 1043 is arranged across a resistor 1044 which, together with a capacitor 1045 (with a capacity Cf lower than Cs, for instance) provides an EMC Rf-Cf analog filter. The switch 1043 has the capability of reducing the signal source resistance (that is, the resistance of the voltage source charging the sampling capacitor 1041) by “removing,” that is, short-circuiting—the resistor 1044 whose resistance is in the range of, e.g., hundreds of kOhm, when an updated voltage sample is desired to be obtained.
(65) In fact, a source resistance reduction from A*(1−A)*R+Rf down to roughly A*(1−A)*R speeds the charging process of the capacitor 1041. This facilitates sizing the analog sample pulse duration Ts, that is the (analog) time frame where the switches 1042 and 1043 are closed (that is conductive) at a desired lowest (minimum) duration.
(66) When charging Cs to the current value of PH_F voltage (PH_S sample update) is completed, the analog filter 1044, 1045 is restored (i.e., o_ph_sample_n=1). If the analog detector is disabled (i.e., o_ph_enable=0) then no event detection can occur because PH_F=PH_S.
(67) Selecting the value of the capacitance Cs for the sampling capacitor 1041 (much) larger than the capacitance Cf of the capacitor 1045 in the analog filter 1044, 1045 was found to reduce undesired charge sharing effects.
(68) As regards possible criteria for the generation of the signals involved in the sampling action discussed above, the flow charts of
(69)
(70) The exemplary implementation of
(71) The exemplary implementation of
(72) In the exemplary implementation presented in
(73) While an RC filter 1044, 1045 may still be present, in the exemplary implementation presented in
(74) In the exemplary implementation presented in
(75) This possible mixed nature of the tracking-mode converter 1046 is shown more explicitly in
(76) For instance: if Up=1 and Dw=0, then the counter 1046a may operate a +1 at each clock cycle; if Up=0 and Dw=1, then the counter 1046a may operate operates a −1 at each clock cycle; if Up=Dw=0, then the counter 1046a may freeze the previous values.
(77) In one or more embodiments, the scenario Up=Dw=1 is not contemplated.
(78) As regards possible criteria for the generation of the signals involved in the tracking action discussed above, the flow charts of
(79) Operation of one or more embodiments will now be described in the following with explicit reference to a PH_S/PH_F pair signal generator implementation as per
(80) Briefly, operation of one or more embodiments as exemplified herein may involve a number of main sub-tasks within a procedure. Such a procedure can be implemented by those of skill in the art as a numerical algorithm running in the phase wake-up digital stage 12, which, in one or more embodiments, may be charged with the task of implementing the procedures exemplified in
(81) For instance such sub-tasks may involve: phase detector disable, e.g., at first power-up of the regulator AVR as a result of power-up connection to a BPLUS terminal of the battery B (see
(82)
(83) For the sake of clarity and simplicity of description, these flow-charts refer to the occurrence of one phase wake-up event only with all possible wake-up sources save for phase (signal PH) inactive. This is otherwise a judicious assumption: in fact all other possible AVR wake-up sources, with the notional exception of the one generated by the first battery terminal connection (BPLUS), can be assumed to be inactive.
(84) Also, throughout the flow charts of
(85) The blocks in the flow charts of
(86)
(87)
(88)
(89)
(90) It will be otherwise understood that the flow charts of
(91)
(92) Merely for the sake of explanation it will be assumed that the latest output change in the comparator 106 is i_ph_out_h, as represented in dotted line on the left side (t<0) of
(93) Assuming that the voltage signal V(PH_F) for PH_F is, for instance, increasing for t>0 the next output that switches will be again i_ph_out_h. The analog interface control process exemplified in
(94) Action at 3014 (sample update) will generate—without the help of the oscillator 14—the sampling (time) window Ts and lead to the updating of the voltage on the capacitor 1041 in
(95) By referring to
(96) The thresholds V.sub.REFH and V.sub.REFL, which are “constructed” starting from PH_S correspondingly move (upwards, in the exemplary case considered) and the process is completed at 4022, with no changes, i.a. in the o_wake_phase signal intended to prompt a wake-up event (as a result of switching, e.g., to “1”).
(97) The (purely) exemplary representation of
(98) The representation of
(99) The foregoing exemplary time behavior for V(PH_F) discussed so far in connection with
(100) By proceeding from left to right, the case is hypothesized in
(101) Operation will thus proceed from block 3000 in
(102) Due to removal of the offset V.sub.OS,H at 4012, V.sub.REFH will “lie” on the signal V(PH_S) for PH_S.
(103) Also, as represented on the right side of
(104) In order to facilitate understanding, six subsequent sections are identified as I to VI in the upper portion of
(105) By way of further representation,
(106)
(107) Unless otherwise indicated, in
(108) In order to facilitate understanding, six subsequent sections are identified as I to VI in the upper portion of
(109) I—stand-by;
(110) II—track update;
(111) III—stand-by (after track update);
(112) IV—TP.sub.SR measure;
(113) V—valid wake-up-by-phase recognition (see also VWU in the o_wake_phase signal);
(114) VI—(AVR) active.
(115) In operation as exemplified in
(116) As noted, such a sample update action may not require activating the oscillator 14, while a track update action as exemplified may involve activation of such an oscillator.
(117) In operation as exemplified in connection with
(118) These latter circumstances may be regarded as corresponding to operation of the circuit of
(119) Conversely, in operation as exemplified in connection with
(120) The oscillator may be otherwise kept de-activated (off) in stand-by (portion I in
(121) It will be otherwise appreciated that in
(122) A method as exemplified herein may comprise: sensing a signal (see, for instance, PH, A*PH, PH_F, these being different versions of a same signal: as received at the input node PH, as possibly attenuated/divided at 100 and/or filtered at 102, or as further conditioned at 1043 in
(123) As exemplified herein, updating the comparator window of the window comparator as a function of the replica signal (for instance by moving the window upwards as PH_F—and thus PH_S—increase and moving the window downwards as PH_F—and thus PH_S—decrease), with the replica signal PH_S being a slowed-down replica of PH_F (e.g., as a result of being generated via either a sample and hold processing of PH_F or a digital-to-analog tracking of PH_F) will make it possible for the upper and lower thresholds V.sub.REPH and V.sub.REFL thresholds of the window comparator (for instance 106) to be updated and “follow” (upwards or downwards) variations in the PH_F signal as possibly due (only) to DC components, such as leakage currents in the diode bridge DB of
(124) Conversely, being updated as a functions of a slowed-down (that is, retarded or delayed, for instance due to S & H or D2A tracking) replica of PH_F, the upper and lower thresholds V.sub.REPH and V.sub.REFL thresholds of the window comparator may be unable to follow “fast” variations (upwards and downwards) in the PH_F signal corresponding to a valid wake-up-by-phase event to be recognized.
(125) The “follower” signal PH_S is designated a slowed-down (or slow-motion) replica of PH_F insofar as PH_S is a replica of PH_F which appears to be moving more slowly (that is, in a retarded or delayed manner with respect to PH_F.
(126) A method as exemplified herein may comprise generating the slowed-down replica signal (for instance, PH_S) by sampling (see, for instance, 1041 to 1045 in
(127) A method as exemplified herein may comprise generating the slowed-down replica signal (for instance, PH_S) by digital-to-analog tracking (see, for instance, 1044, 1045, 1046, 1046a in
(128) A method as exemplified herein may comprise generating (for instance, at 104) the replica signal from an amplitude divided (for instance, at 100) and/or low-pass filtered (for instance, at 102) version (see, for instance A*PH) of the phase signal (PH).
(129) A circuit as exemplified herein may comprise: input circuitry having an input node (for instance, PH) configured to be coupled to a winding (for instance, SW) in a dynamoelectric machine (for instance an alternator A), the input circuitry configured to sense a signal indicative of magnetization of said winding in a dynamoelectric machine, a window comparator sensitive to the signal sensed, the comparator having a comparator window between upper and lower thresholds and configured to generate window exit signals indicative of the signal sensed exiting the comparator window of the window comparator, wherein the comparator window is adjustable as a function of an update signal (for instance, PH_S), a signal generator circuit (for instance, 104, possibly integrated to the input circuitry) configured to generate a slowed-down replica signal of the signal sensed, the signal generator circuit coupled to the window comparator and configured to update the comparator window (V.sub.REPH, V.sub.REFL) of the window comparator (106) as a function of said replica signal (PH_S), and processing circuitry (for instance, 12) sensitive to the window exit signals of the window comparator, the processing circuitry configured to issue a wake-up signal applicable to a control device (for instance, a voltage regulator such as AVR) of the dynamoelectric machine as a result of one of said window exit signals indicating the signal sensed exiting the comparator window of the window comparator for a time duration in excess of a duration threshold.
(130) A circuit as exemplified herein may comprise sampling circuitry activatable to sample the signal sensed (for instance, A*PH) and generate therefrom the slowed-down replica signal.
(131) A circuit as exemplified herein may comprise digital-to-analog tracking circuitry comprising a time-clocked (for instance, i_sby_ck) up-down counter (for instance, 1046a) configured to track the signal sensed (for instance, A*PH) and generate therefrom the slowed-down replica signal.
(132) In a circuit as exemplified herein the input circuitry may comprises an amplitude divider (100) and/or a low-pass filter (102) arranged between the input node (PH) the signal generator circuit block (104).
(133) In a circuit as exemplified herein an oscillator circuit (for instance 14) may be provided selectively activatable (for instance, at 4000a or 4000b) to evaluate the time duration of said window exit signals indicating the signal sensed exiting the comparator window of the window comparator.
(134) In a circuit as exemplified herein, the window comparator may comprise offset voltage control inputs configured to receive offset voltage control signals (for instance, o_ph_vos_h_dis, o_ph_vos_l_dis), wherein the upper and lower thresholds of the comparator window of the window comparator are adjustable as a function of said offset voltage control signals and a threshold value (for instance, VP.sub.StartsTh) for magnetization of the winding in a dynamoelectric machine.
(135) A device as exemplified herein may comprise: a dynamoelectric machine including a winding susceptible to exhibit magnetization, a circuit as exemplified herein having said input node (for instance PH) coupled to the winding.
(136) In a device as exemplified herein: the dynamoelectric machine may comprise an alternator (for instance, A, DB) having a stator winding set (for instance, SW) and a rotor coil (for instance, RC), an alternator voltage regulator (for instance, AVR) may be provided coupled to the rotor coil (for instance, RC) of the alternator to provide voltage regulation at the rotor coil of the alternator, the circuit may have the input node coupled to one stator winding in the stator winding set of the alternator to sense a phase signal at the stator winding and be configured to issue the wake-up signal towards the alternator voltage regulator.
(137) An electrical energy generation system as exemplified herein may comprise: at least one electrical load (for instance, EL, B), a device as exemplified herein coupled to the at least one electrical load to supply electrical energy thereto.
(138) Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been described by way of example only, without departing from the extent of protection.
(139) The extent of protection is determined by the annexed claims.