Implementing embedded wire repair for PCB constructs
11412612 · 2022-08-09
Assignee
Inventors
- Samuel Connor (Apex, NC, US)
- Stuart B. Benefield (Durham, NC, US)
- Matthew S. Doyle (Chatfield, MN, US)
- Joseph Kuczynski (North Port, FL)
- Jonathan Jackson (Cedar Grove, NC, US)
Cpc classification
H05K2203/173
ELECTRICITY
H05K1/0251
ELECTRICITY
H05K1/115
ELECTRICITY
H05K1/09
ELECTRICITY
H05K2201/097
ELECTRICITY
International classification
H05K1/11
ELECTRICITY
H05K1/09
ELECTRICITY
Abstract
Methods and structures are provided for implementing embedded wire repair for printed circuit board (PCB) constructs. A repair wire layer is provided within the PCB stack with reference planes on opposite sides of the repair wire layer. When a repair connection is required, an appropriate plated through hole (PTH) is drilled to form the repair connection using the repair wire layer.
Claims
1. A structure for implementing embedded wire repair for printed circuit board (PCB) constructs comprising: a printed circuit board (PCB); the printed circuit board (PCB) having a repair wire layer within a PCB stack with reference planes on opposite sides of the repair wire layer; an appropriate plated through hole (PTH) forming a repair connection using the repair wire layer when a repair connection is required, wherein the repair connection enables controlled impedance with the reference planes disposed at a fixed distance from the repair wire layer.
2. The structure as recited in claim 1 wherein the repair wire layer includes an embedded isolated internal conductor.
3. The structure as recited in claim 2 wherein the repair wire layer includes the isolated internal conductor separated from plated through holes (PTHs) in the PCB stack.
4. The structure as recited in claim 1 wherein the repair wire layer includes an embedded isolated conductive wire mesh.
5. The structure as recited in claim 1 wherein the repair wire layer includes an embedded isolated twisted-pair mesh.
6. The structure as recited in claim 1 wherein said repair wire layer includes an embedded isolated embroidered wire mesh.
7. The structure as recited in claim 1 wherein the repair connection provides enhanced channel performance over repair work at a surface level of the PCB stack.
8. The structure as recited in claim 1 wherein the repair wire layer includes an electrically conductive mesh formed of a selected material from a group including copper, copper plated with nickel, and aluminum.
9. The structure as recited in claim 1 wherein the repair wire layer includes multiple individual embedded wires isolated from all other wiring layers with respective individual embedded wires routed to respective plated through holes (PTHs) in the PCB stack.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The present disclosure together with the above and other objects and advantages may best be understood from the following detailed description of the preferred embodiments of the disclosure illustrated in the drawings, wherein:
(2)
(3)
(4)
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
(5) In the following detailed description of embodiments of the disclosure, reference is made to the accompanying drawings, which illustrate example embodiments by which the disclosure may be practiced. It is to be understood that other embodiments may be utilized and structural changes may be made without departing from the scope of the disclosure.
(6) The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
(7) In accordance with features of the disclosure, methods and structures are provided for implementing embedded wire repair for printed circuit board (PCB) constructs.
(8) Referring now to
(9) In
(10) As indicated at a block 104, erroneous wiring is detected during lab bring-up. An improper connection is drilled out as indicated at a block 106. Next an appropriate plated through hole (PTH) for forming a repair connection is drilled out as indicated at a block 108. The internal repair wire conductor or mesh is connected to the proper PTH forming a repair connection as indicated at a block 110.
(11)
(12) Referring to
(13) In accordance with features of the disclosure, in an embodiment of the disclosure forming the repair wire layer 202 includes tailoring the repair mesh to a point-to-point connection after the erroneous wiring was detected. That is, for example, future boards would be built using the existing artwork, but instead of an embedded repair wire mesh, individual embedded wires that are routed to the proper PTH would be utilized in the PCB layup. An advantage of the repair wire layer 202 is that the embedded wires are isolated from all other wiring layers with cross talk and other noise issues thereby avoided. By using the repair wire layer 202, there are no exposed yellow wires and a controlled impedance is enabled due to the solid planes at a fixed distance from the wires.
(14) In accordance with features of the disclosure, repair wire layer 202 within a PCB stack is created using conventional PCB processing. For example, following an embroidery process, a woven cloth is impregnated with a suitable lamination resin (e.g., epoxy, PPO, or other conventional resin) and B-staged in a treater tower. Upon exiting the tower, a pre-circuitized core is ready for lay up into a multilayer construction. The pre-circuitized cores are stacked and registered to one another with interleaving prepreg. Following a conventional lamination cycle, a multilayer board is fabricated by subjecting the stack to conventional drilling, de-smear, and plating processes. Once erroneous connections are deleted, the proper PTH is connected to the embroidered traces using conventional technique.
(15) Referring to
(16) Referring to
(17) Referring to
(18) In accordance with features of the disclosure, repair connections implemented using the embedded repair wire layer 202 enable controlled impedance with respective reference planes 204 disposed at a fixed distance from said repair wire layer 202. Repair connections implemented using the embedded repair wire layer 202 provides enhanced channel performance over conventional repair work at a surface level of the PCB stack.
(19) In accordance with features of the disclosure, as shown in
(20) It should be understood that the present disclosure is not limited to the illustrated PCB constructs 100, 200, 300, 400, 500 including the illustrated repair wire layer 202.
(21) While the present disclosure has been described with reference to the details of the embodiments of the disclosure shown in the drawing, these details are not intended to limit the scope of the disclosure as claimed in the appended claims.