LINEAR VOLTAGE REGULATOR WITH FAST LOAD REGULATION AND METHOD THEREOF
20220291706 · 2022-09-15
Inventors
Cpc classification
H03F3/45179
ELECTRICITY
G05F1/59
PHYSICS
International classification
Abstract
A linear voltage regulator includes an error amplifier configured to receive an output voltage at an output node and a reference voltage at a reference node and output a first control voltage; a first PMOS transistor configured to receive an input voltage from a power supply node and output a first output current to the output node in accordance with the first control voltage; an AC coupling capacitor configured to couple the output voltage to an AC coupled voltage; a high-speed amplifier configured to receive the AC coupled voltage and output a second control voltage; a second PMOS transistor configured to receive the input voltage and output a second output current to the output node in accordance with the second control voltage; and a load configured to draw a load current from the output node.
Claims
1. A linear voltage regulator comprising: an error amplifier configured to receive an output voltage at an output node and a reference voltage at a reference node and output a first control voltage; a first PMOS (p-channel metal oxide semiconductor) transistor configured to receive an input voltage from a power supply node and output a first output current to the output node in accordance with the first control voltage; an AC (alternate current) coupling capacitor configured to couple the output voltage to an AC coupled voltage; a non-inverting amplifier configured to receive the AC coupled voltage and output a second control voltage; a second PMOS transistor configured to receive the input voltage and output a second output current to the output node in accordance with the second control voltage; and a load configured to draw a load current from the output node.
2. The linear voltage regulator of claim 1, wherein the error amplifier is a single-stage operational amplifier.
3. The linear voltage regulator of claim 2, wherein the single-stage operational amplifier comprises a current source configured to establish a bias current, a differential pair configured to amplify a difference between the output voltage and the reference voltage into the first control voltage using the bias current, and an active load for the differential pair to fulfill differential-to-single-ended conversion.
4. The linear voltage regulator of claim 3, wherein the single-stage operational amplifier further comprises a frequency compensation network.
5. The linear voltage regulator of claim 4, wherein the frequency compensation network comprises a serial connection of a resistor and a capacitor that is coupled to the first control voltage.
6. The linear voltage regulator of claim 1, wherein the non-inverting amplifier is a two-stage amplifier comprises an input stage configured to receive the AC coupled voltage and output an amplified voltage and an output stage configured to receive the amplified voltage and output the second control voltage.
7. The linear voltage regulator of claim 6, wherein the input stage has a higher voltage gain than the output stage.
8. The linear voltage regulator of claim 6, wherein the input stage is a self-based inverter.
9. The linear voltage regulator of claim 6, wherein the output stage is a class-AB amplifier.
10. The linear voltage regulator of claim 9, wherein the output stage is an inverter.
11. A method of voltage regulation comprising: receiving an input voltage and a reference voltage; incorporating a load configured to draw a load current from an output node; establishing a first control voltage in accordance with a difference between the reference voltage and an output voltage at the output node using an error amplifier; converting the input voltage into a first output current supplied to the output node using a first PMOS (p-channel metal oxide semiconductor) transistor in accordance with the first control voltage; coupling the output voltage to an AC (alternate current) coupled voltage using an AC coupling capacitor; amplifying the AC coupled voltage into a second control voltage using a non-inverting amplifier; and converting the input voltage into a second output current supplied to the output node using a second PMOS transistor in accordance with the second control voltage.
12. The method of voltage regulation of claim 11, wherein the error amplifier is a single-stage operational amplifier.
13. The method of voltage regulation of claim 12, wherein the single-stage operational amplifier comprises a current source configured to establish a bias current, a differential pair configured to amplify a difference between the output voltage and the reference voltage into the first control voltage using the bias current, and an active load for the differential pair to fulfill a differential-to-single-ended conversion.
14. The method of voltage regulation of claim 13, wherein the single-stage operational amplifier further comprises a frequency compensation network.
15. The method of voltage regulation of claim 14, wherein the frequency compensation network comprises a serial connection of a resistor and a capacitor that is coupled to the first control voltage.
16. The method of voltage regulation of claim 11, wherein the non-inverting amplifier is a two-stage amplifier comprises an input stage configured to receive the AC coupled voltage and output an amplified voltage and an output stage configured to receive the amplified voltage and output the second control voltage.
17. The method of voltage regulation of claim 16, wherein the input stage has a higher voltage gain than the output stage.
18. The method of voltage regulation of claim 16, wherein the input stage is a self-based inverter.
19. The method of voltage regulation of claim 16, wherein the output stage is a class-AB amplifier.
20. The method of voltage regulation of claim 19, wherein the output stage is an inverter.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
DETAILED DESCRIPTION OF THIS DISCLOSURE
[0013] The present disclosure is directed to voltage regulator circuits and related methods. While the specification describes several example embodiments of the disclosure considered favorable modes of practicing the invention, it should be understood that the invention can be implemented in many ways and is not limited to the particular examples described below or to the particular manner in which any features of such examples are implemented. In other instances, well-known details are not shown or described to avoid obscuring aspects of the disclosure.
[0014] Persons of ordinary skill in the art understand terms and basic concepts related to microelectronics that are used in this disclosure, such as “circuit node,” “power supply node,” “ground node,” “differential pair,” “voltage,” “current,” “MOS (metal oxide semiconductor)” “CMOS (complementary metal oxide semiconductor),” “PMOS (P-channel metal oxide semiconductor) transistor,” “NMOS (N-channel metal oxide semiconductor) transistor,” “amplifier,” “non-inverting amplifier,” “common-source amplifier,” “class-AB amplifier,” “operational amplifier,” “single-stage amplifier,” “voltage gain,” “negative feedback control loop,” “stability,” “frequency compensation,” “two-stage amplifier,” “non-inverting amplifier,” “AC (alternate current),” “AC (alternate current) couple,” “DC (direct current),” “DC (direct current) couple,” “current source,” and “load.” Terms and basic concepts like these, when used in a context of microelectronics, are apparent to those of ordinary skill in the art and thus will not be explained in detail here.
[0015] Those of ordinary skill in the art can read schematics of a circuit comprising components such as capacitors, resistors, NMOS transistors, PMOS transistors, and so on, and do not need a verbose description about how one component connects with another in the schematics. Those of ordinary skill in the art can also recognize a ground symbol and symbols of PMOS transistor and NMOS transistor, and identify the “source terminal,” the “gate terminal,” and the “drain terminal” thereof. Pertaining to a MOS transistor, for brevity, hereafter, “source terminal” is simply referred to as “source,” “gate terminal” is simply referred to “gate,” and “drain terminal” is simply referred to “drain.” Those of ordinary skill in the art also understand units such as V (Volt), A (Ampere), mV (mini-Volt), mA (milli-Ampere), dB (Decibel), μs (micro-second), ns (nano-second), mm (millimeter), nm (nanometer), Ohm, KOhm (kilo-Ohm), pF (pico-Farad), nF (nano-Farad), and μF (micro-Farad), and thus no explanation of these basic concepts are needed herein.
[0016] A MOS transistor, PMOS or NMOS, has a width and a channel length. Sometimes, “channel length” is simply stated as “length” for short when it is obvious from the context that the “length” refers to the “channel length” of the transistor without causing confusion. Width and length of a MOS transistor are referred by a notation “W/L.” For instance, when it is said that “W/L of a NMOS transistor are 1 mm/30 nm,” it means that “width and length of a NMOS transistor are 1 mm and 30 nm, respectively.”
[0017] This disclosure is presented in an engineering sense, instead of a rigorous mathematical sense. For instance, “A is equal to B” means “a difference between A and B is smaller than an engineering tolerance. “X is zero” means “an absolute value of X is smaller than an engineering tolerance.”
[0018] In this disclosure, a “circuit node” is frequently simply stated as a “node” for short, when what it means is clear from the context.
[0019] Throughout this disclosure, a ground node is a node of substantially zero voltage (0V). A power supply node is a node of a substantially fixed voltage and is denoted by “V.sub.DD,” which is a convention widely used in the literature. In this disclosure, depending on a context that is apparent to those of ordinary skill in the art, sometimes “V.sub.DD” refers to the voltage level at the power supply node “V.sub.DD.” For instance, it is apparent that when we say “V.sub.DD is 1.5V” it means that the voltage level at the power supply node V.sub.DD is 1.5V.
[0020] A DC (direct current) node is a node of a substantially stationary voltage level. Both a power supply node and a ground node are a DC node.
[0021] A circuit is a collection of devices including one or more of a transistor, a capacitor, a resistor, and/or other electronic devices inter-connected in a certain manner to embody a certain function. A network is a circuit or a collection of circuits.
[0022] An error amplifier is a circuit configured to receive a first input voltage and a second input voltage and output an output voltage such that a value of the output voltage is equal to a fixed value plus a variable value that is approximately proportional to a difference between the first input voltage and the second input voltage, wherein the difference represents an error.
[0023] A schematic diagram of a linear voltage regulator 200 in accordance with an embodiment of the present disclosure is shown in
[0024] Error amplifier 211 and the first PMOS transistor 212 form a first negative feedback control loop, while AC coupling capacitor 223, non-inverting amplifier 221, and the second PMOS transistor 222 form a second negative feedback control loop. The first negative feedback control loop is a DC (direct current) coupling, low-speed loop configured to gradually adjust the first output current I.sub.o1 to track a change of an average value of the load current I.sub.l; the second negative feedback control loop is an AC coupling high-speed loop configured to promptly adjust the second output current I.sub.o2 to track a sudden change of an instantaneous value of the load current I.sub.l. The first negative feedback loop ensures that in a steady state the output voltage V.sub.o is approximately equal to the reference voltage V.sub.r, while the second negative feedback loop ensures that the output voltage V.sub.o does not have a big fluctuation in the presence of a large sudden change of the load current I.sub.l and can quickly recover from the disturbance caused by the sudden change. The first negative feedback control loop does not need to have a wide bandwidth, therefore the constraint set by stability is much relaxed. The second negative feedback loop needs to have a wide bandwidth and is thus subject to instability. However, the AC coupling effectively introduces a zero in the transfer function of the feedback loop that helps to improve stability. Here, “transfer function,” “feedback loop,” and “zero” are stated in a context of control theory and the related concepts are well understood by those of ordinary skills in the art and thus not described in detail here.
[0025] A schematic diagram of an exemplary embodiment of error amplifier 211 is shown in
[0026] A schematic diagram of an exemplary embodiment of non-inverting amplifier 221 is shown in
[0027] In an embodiment, linear voltage regulator 200 is integrated and fabricated on a silicon substrate using a CMOS process technology. By way of example but not limitation; a 22 nm CMOS process is used, wherein a minimum channel length is 30 nm; V.sub.s is 1.1V; V.sub.DD is 1.5V; V.sub.r is 0.9V; W/L (which stands for width/length) of NMOS transistor 211a are 2.5 mm/500 nm; V.sub.b is 650 mV; I.sub.b is 10 mA; W/L of NMOS transistors 211b and 211c are 1.25 mm/500 nm; W/L of PMOS transistors 211d and 211e are 1.25 m/500 nm; resistor 211f is 20 Ohm; capacitor 211g is 100 pF; W/L of PMOS transistor 212 are 16 mm/30 nm; AC coupling capacitor 223 is 5 pF; W/L of NMOS transistor 221a are 0.6 mm/30 nm; W/L of PMOS transistor 221b are 0.6 mm/30 nm; resistor 221c is 25 KOhm; W/L of NMOS transistor 221d are 1.2 mm/30 nm; W/L of PMOS transistor 221e are 2.4 mm/30 nm; W/L of PMOS transistor 222 are 16 mm/30 nm; and shunt capacitor 213 is embodied by a parallel connection of an on-chip capacitor of 11 nF and an off-chip capacitor of 11μF. A simulation result is shown in
[0028] As demonstrated by a flow diagram 400 shown in
[0029] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the disclosure. Accordingly, the above disclosure should not be construed as limited only by the metes and bounds of the appended claims.