High voltage gain switched capacitor filter integration
11288461 · 2022-03-29
Assignee
Inventors
Cpc classification
G06F7/64
PHYSICS
International classification
Abstract
A method of operating switched capacitor filter integration circuits by pre-charging a final filter capacitor thereof with the final full voltage gain value during a first subframe to obtain an enhanced signal to noise ratio without changes to the circuit or components thereof.
Claims
1. A method of operating a switched capacitor filter subframe integration circuit comprising: on a switched capacitor filter subframe integration circuit comprising a split switch, a sum switch, an integration capacitor, a split capacitor, and a sum capacitor; closing the split switch and the sum switch, thereby resetting the integration capacitor, the split capacitor, and the sum capacitor; integrating a first subframe across the integration capacitor, the split capacitor, and the sum capacitor simultaneously; resetting the integration capacitor and the split capacitor; integrating a second subframe on the integration capacitor and the split capacitor; opening the split switch; closing the sum switch, thereby allowing the charge on the split capacitor to flow into the sum capacitor; repeating the step of integrating the second subframe as many times as desired to complete subframe integration with desired levels of voltage gain and noise; wherein an integration time of the first subframe is longer than that of subsequent subframes in accordance with the ratio:
Fsint=(C.sub.int+Cs.sub.p+C.sub.sum)/(C.sub.int+C.sub.sp) Where: F.sub.sint=First Subframe Interval (ms) C.sub.int=Capacitance of the integration capacitor C.sub.sp=Capacitance of the split capacitor C.sub.sum=Capacitance of the sum capacitor.
2. The method of claim 1 wherein the sum capacitor is larger than the integration capacitor and the split capacitor.
3. The method of claim 1 wherein a combined capacitance of the integration capacitor, the split capacitor, and the sum capacitor is double that of the integration and the split.
4. The method of claim 1 wherein the integration time is scaled based on the size of the sum capacitor relative to the integration and the split capacitor to maintain a desired gain.
5. The method of claim 1 wherein the integration time is increased proportionately to the increase in capacitance to the switched capacitor filter subframe integration circuit.
6. A method of operating a switched capacitor filter subframe integration circuit comprising: during a first integration, setting a voltage of a sum capacitor equal to what is seen on an integration capacitor, wherein an integration time of a first subframe is longer than that of subsequent subframes in accordance with the ratio:
Fsint=(C.sub.int+C.sub.sp+C.sub.sum)/(C.sub.int+C.sub.sp) Where: F.sub.sint=First Subframe Interval (ms) C.sub.int=Capacitance of the integration capacitor C.sub.sp=Capacitance of a split capacitor C.sub.sum=Capacitance of the sum capacitor.
7. The method of claim 6 wherein the sum capacitor is larger than the integration capacitor and the split capacitor.
8. The method of claim 6 wherein a combined capacitance of the integration capacitor, the split capacitor, and the sum capacitor present on the integration circuit is double that of the integration capacitor and the split capacitor present thereon.
9. The method of claim 6 wherein the integration time is scaled based on the size of the sum capacitor relative to the integration capacitor and the split capacitor present on the integration circuit to maintain a desired gain.
10. The method of claim 6 wherein the integration time is increased proportionately to increase in capacitance.
11. A method of operating a switched capacitor filter subframe integration circuit comprising: on a switched capacitor filter subframe integration circuit comprising a split switch, a sum switch, an integration capacitor, a split capacitor, and a sum capacitor, wherein the switched capacitor filter subframe integration circuit is fixed to and in operative communication with a pixel; closing the split switch and the sum switch, thereby resetting the integration capacitor, the split capacitor, and the sum capacitor; integrating a first subframe across the integration capacitor, the split capacitor, and the sum capacitor simultaneously; resetting the integration capacitor and the split capacitor; integrating a second subframe on the integration capacitor and the split capacitor; opening the split switch; closing the sum switch, thereby allowing the charge on the split capacitor to flow into the sum capacitor; repeating the integration of the second subframe by repeating the steps of opening the split switch and closing the sum switch as many times as desired to complete subframe integration with desired levels of voltage gain and noise, wherein an integration time of the first subframe is longer than that of subsequent subframes in accordance with the ratio:
Fsint=(C.sub.int+C.sub.sp+C.sub.sum)/(C.sub.int+C.sub.sp) Where: F.sub.sint=First Subframe Interval (ms) C.sub.int=Capacitance of the integration capacitor C.sub.sp=Capacitance of the split capacitor C.sub.sum=Capacitance of the sum capacitor.
12. The method of claim 11 wherein the sum capacitor is larger than the integration capacitor and the split capacitor.
13. The method of claim 11 wherein a combined capacitance of the integration capacitor, the split capacitor, and the sum capacitor is double that of the integration and the split capacitor.
14. The method of claim 11 wherein the integration time is scaled based on the size of the sum capacitor relative to the integration and the split capacitor to maintain a desired gain.
15. The method of claim 11 wherein the integration time is increased proportionately to the increase in capacitance to the switched capacitor filter subframe integration circuit.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
DETAILED DESCRIPTION
(7) A typical switched capacitor filter subframe integration circuit 100 is shown in
(8) The time constant of such a switched capacitor filter subframe integration circuit 100 is determined by the size of the split capacitor (C.sub.sp) 108, with a larger split capacitor providing a shorter time constant. Specifically, the ratio of capacitance of C.sub.sum 110 to C.sub.split 108 determines the time constant.
(9) Now referring to
(10) In each figure, the total integration time for each frame to be read out of the switched capacitor filter subframe integration circuit 100 is divided into a number of subframe integration times. At the beginning of the integration of each frame, all switches are closed and all capacitors are reset. During each subframe, there is an integration and filter timing sequence. Integration begins when the reset completes. Although the capacitors and switch are shown referenced to ground, in practice different reference voltages may be used for each of the capacitors and the reset switch in place of the ground.
(11) During a normal integration interval, integration occurs on the integration capacitor 106 and split capacitor 108 only. Integration ends when the split switch 102 opens, as indicated by the falling split (SP) clock.
(12) The SUM switch 104 closes following integration, allowing the charge on the split capacitor 108 to flow into the relatively larger sum capacitor 110. This charge sharing performs filtering, with a time constant determined by the ratio of the capacitance of the split capacitor 108 to that of the sum capacitor 110.
(13) After summing, the integration capacitor 106 and split capacitor 108 are reset and integration is ready to begin again. The subframe timing is repeated as many times as desired to complete frame integration with desired levels of voltage gain and noise.
(14) To summarize, switched capacitor filter subframe integration circuits 100 essentially create an effectively larger well than could be accomplished using a single well by filtering a number of short integration times for each frame. One disadvantage of this, however, is that such circuits operated in accordance with prior art methods require a number of subframes to build the voltage of the sum capacitor 110 to near that of the integration level.
(15) The switched capacitor filter subframe integration circuit 100 operating in accordance with methods taught by the present disclosure described by the chart in
(16) The difference in behavior of the switched capacitor filter subframe integration circuit 100 operating in accordance with methods taught by the present disclosure described by
F.sub.sint=(C.sub.int+C.sub.sp+C.sub.sum)/(C.sub.int+C.sub.sp)
(17) Where:
(18) F.sub.sint=First Subframe Interval (ms)
(19) C.sub.int=Capacitance of the integration capacitor 106
(20) C.sub.sp=Capacitance of the split capacitor 108
(21) C.sub.sum=Capacitance of the sum capacitor 110
(22) By adjusting the first subframe interval in accordance with this ratio, it is made to exactly match the gain of subsequent shorter subframes, which are similar to those of the prior art standard switched capacitor filter timing. Using this timing ratio, the sum capacitor 110, from the start, is charged to its final value, assuming the integration current remains reasonably constant during the frame. Subsequent subframes are used to further reduce noise by providing further filtering. If the integration current does vary, the switched capacitor filter subframe integration circuit 100 operated in accordance with this method provides the same gain as a switched capacitor filter subframe integration circuit 100 operated in accordance with prior art techniques.
(23) By way of example, if a switched capacitor filter subframe integration circuit 100 is thought of as a running averager, the technique described herein could be thought of as starting the running average with the initial value, rather than starting from zero, as had been done in the past.
(24) Now referring to
(25) For the modeling shown in
(26) In
(27) Following readout of the first subframe, the overall voltage level of the high voltage timing embodiment modeled in
(28) Now referring to
(29) Now referring to
(30) It can be seen in
(31) In embodiments, a first integration occurs over approximately 2 ms while subsequent integrations occur over approximately 1 ms per integration.
(32) In embodiments, a first integration occurs over approximately 2.9 ms while subsequent integrations occur over approximately 1.45 ms per integration.
(33) Although the present disclosure primarily discusses readout circuits, the concepts discussed herein could be applied to any application using a switched capacitor filter for distinct short periods.
(34) The foregoing description of the embodiments of the disclosure has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the disclosure to the precise form disclosed. Many modifications and variations are possible in light of this disclosure. It is intended that the scope of the disclosure be limited not by this detailed description, but rather by the claims appended hereto.