METHOD OF PREPARING PROGRAMMABLE DIODE, PROGRAMMABLE DIODE AND FERROELECTRIC MEMORY

20230397429 ยท 2023-12-07

    Inventors

    Cpc classification

    International classification

    Abstract

    A method of preparing a programmable diode, including: forming a tungsten plug by a standard CMOS process; taking the tungsten plug as a lower electrode and depositing a functional layer material such as a ferroelectric film on the tungsten plug; depositing an upper electrode on the functional layer material; and patterning the upper electrode and a functional layer to complete a preparation of the programmable diode. The present disclosure further discloses a ferroelectric memory of a programmable diode prepared by the method of preparing a programmable diode. The method of preparing a programmable diode does not require growing a lower electrode and reduces a complexity of the process. The ferroelectric memory includes a transistor and a programmable diode. This design stores information according to different polarities of the diode, thus a device area may be further reduced and a storage density may be improved.

    Claims

    1. A method of preparing a programmable diode, comprising: forming a tungsten plug by a standard CMOS process; taking the tungsten plug as a lower electrode and depositing a functional layer material such as a ferroelectric film on the tungsten plug; depositing an upper electrode on the functional layer material; and patterning the upper electrode and a functional layer to complete a preparation of the programmable diode.

    2. The method of claim 1, wherein the forming a tungsten plug by a CMOS process comprises: forming a tungsten plug hole above a MOS device by photolithography and etching; depositing a diffusion barrier layer Ti/TiN with a thickness range of 3 nm to 50 nm; filling the hole with tungsten by plasma-enhanced chemical vapor deposition, wherein a thickness of tungsten is in a range of 50 nm to 5000 nm; and forming the tungsten plug through chemical-mechanical polishing, wherein a diameter of the tungsten plug is in a range of 20 nm to 90 nm.

    3. The method of claim 1, wherein the ferroelectric film is prepared by one of electron beam evaporation, chemical vapor deposition, pulsed laser deposition, atomic layer deposition or sputtering.

    4. The method of claim 1, wherein a material of the upper electrode comprises W, Ru, Al, Ti and conductive metal compounds TiN, TaN, IrO.sub.2, ITO and IZO.

    5. The method of claim 1, wherein the upper electrode is prepared by one of electron beam evaporation, chemical vapor deposition, pulsed laser deposition, atomic layer deposition or sputtering.

    6. The method of claim 1, wherein a thickness of the upper electrode is in a range of 5 nm to 200 nm.

    7. A programmable diode prepared by the method of claim 1.

    8. A ferroelectric memory comprising the programmable diode of claim 7 and a transistor.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0020] FIG. 1 shows a schematic flowchart of a method of preparing a programmable diode provided by embodiments of the present disclosure.

    [0021] FIG. 2 shows a schematic diagram of step S11 in the method provided by embodiments of the present disclosure.

    [0022] FIG. 3 shows a schematic diagram of step S12 in the method provided by embodiments of the present disclosure.

    [0023] FIG. 4 shows a schematic diagram of step S13 in the method provided by embodiments of the present disclosure.

    DETAILED DESCRIPTION OF EMBODIMENTS

    [0024] The present disclosure provides a method of preparing a programmable diode, including: [0025] forming a tungsten plug by a standard CMOS process; [0026] taking the tungsten plug as a lower electrode and depositing a functional layer material such as a ferroelectric film on the tungsten plug; [0027] depositing an upper electrode on the functional layer material; and [0028] patterning the upper electrode and a functional layer to complete a preparation of the programmable diode.

    [0029] The forming a tungsten plug by a CMOS process includes: [0030] forming a tungsten plug hole above a MOS device by photolithography and etching; [0031] depositing a diffusion barrier layer Ti/TiN with a thickness range of 3 nm to 50 nm; [0032] filling the hole with tungsten by plasma-enhanced chemical vapor deposition, wherein a thickness of tungsten is in a range of 50 nm to 5000 nm; and [0033] forming the tungsten plug through chemical-mechanical polishing, wherein a diameter of the tungsten plug is in a range of 20 nm to 90 nm.

    [0034] The ferroelectric film is prepared by one of electron beam evaporation, chemical vapor deposition, pulsed laser deposition, atomic layer deposition or sputtering. A material of the upper electrode includes W, Ru, Al, Ti and conductive metal compounds TiN, TaN, IrO.sub.2, ITO and IZO. The upper electrode is prepared by one of electron beam evaporation, chemical vapor deposition, pulsed laser deposition, atomic layer deposition or sputtering.

    [0035] A thickness of the upper electrode is in a range of 5 nm to 200 nm.

    [0036] In order to make purposes, technical solutions and advantages of the present disclosure more apparent and understandable, the present disclosure is further described in detail below in combination with specific embodiments and with reference to the accompanying drawings.

    [0037] As shown in FIG. 1, FIG. 1 is a schematic flowchart of a method of preparing a programmable diode, including the following steps.

    [0038] In S11, a tungsten plug is formed by a standard CMOS process.

    [0039] As shown in FIG. 2, step S1 includes: forming a tungsten plug hole above a MOS device by photolithography and etching: [0040] depositing a diffusion barrier layer Ti/TiN with a thickness range of 3 nm to 50 nm; [0041] filling the hole with tungsten by plasma-enhanced chemical vapor deposition (PECVD), wherein a thickness of tungsten is in a range of 50 nm to 5000 nm; and [0042] forming the tungsten plug 21 through chemical-mechanical polishing, wherein a diameter of the tungsten plug 21 is in a range of 20 nm to 90 nm.

    [0043] Part a in FIG. 2 shows a sectional view after the tungsten plug 21 is completed through a conventional CMOS process. The subsequent process steps are performed on an upper surface of the tungsten plug 21 shown in part b of FIG. 2.

    [0044] In S12, the tungsten plug is taken as a lower electrode, and a functional layer material such as a ferroelectric film 22 is deposited on the tungsten plug 21, as shown in FIG. 3.

    [0045] The ferroelectric film 22 may be prepared by electron beam evaporation, chemical vapor deposition, pulsed laser deposition, atomic layer deposition or sputtering.

    [0046] In this step, the tungsten plug is directly used as the lower electrode without additionally manufacturing the lower electrode, which may save the process steps and reduce the process complexity.

    [0047] In S13, an upper electrode 23 is deposited on the functional layer material, as shown in FIG. 4.

    [0048] A material of the upper electrode 23 includes, but not limited to W, Ru, Al, Ti and conductive metal compounds TiN, TaN, IrO.sub.2, ITO and IZO.

    [0049] The upper electrode 23 may be prepared by electron beam evaporation, chemical vapor deposition, pulsed laser deposition, atomic layer deposition or sputtering.

    [0050] A thickness of the upper electrode 23 is in a range of 5 nm to 200 nm.

    [0051] In S14, the upper electrode and a functional layer are patterned to complete a preparation of the programmable diode.

    [0052] The present disclosure further proposes a programmable diode prepared by the method of preparing a programmable diode described above, and proposes a ferroelectric memory using the programmable diode. The ferroelectric memory includes a transistor and a programmable ferroelectric diode (1T1D). This design stores information according to different polarities of the diode, thus a device area may be further reduced and a storage density of the memory may be improved.

    [0053] In summary, compared with the traditional method of preparing a programmable diode and ferroelectric memory, the method of preparing a programmable diode and ferroelectric memory in the present disclosure have at least one of the following beneficial effects compared with the existing technologies. [0054] (1) The method of preparing a programmable diode proposed in the present disclosure does not require growing a lower electrode and reduces a complexity of the process. [0055] (2) The ferroelectric memory proposed in the present disclosure includes a transistor and a programmable diode. This design stores information according to different polarities of the diode, thus a device area may be further reduced and a storage density may be improved.

    [0056] The specific embodiments described above further explain objectives, technical solutions and beneficial effects of the present disclosure in detail, and it should be understood that the specific embodiments described above are only specific embodiments of the present disclosure, and should not be used to limit the present disclosure, and any modifications, equivalent substitutions, improvements and the like made within the spirit and principle of the present disclosure should be included in the protection scope of the present disclosure.