DRIVER FOR HIGH SPEED LASER DIODE

20210288466 · 2021-09-16

    Inventors

    Cpc classification

    International classification

    Abstract

    Various embodiments of a laser driver are described herein. In an embodiment, a laser driver system includes: an external set of inductors including a first external inductor and a second external inductor; an internal set of inductors including a first internal inductor and a second internal inductor; and a DC-to-DC convertor configured to bias a first output path defined by the first external inductor and the first internal inductor and a second output path defined by the second external inductor and the second internal inductor.

    Claims

    1-20. (canceled)

    21. A system for driving a transmitter optical sub-assembly, the transmitter optical sub-assembly configured to generate a laser, comprising: a driver chip configured to generate output signals for driving the transmitter optical sub-assembly, the driver chip comprising: first and second differential transistors, the first differential transistor configured to receive a first input signal, the second differential transistor configured to receive a second input signal, the first differential transistor and the second differential transistor being the only operable transistors of the driver chip, the first differential transistor having a first output signal associated therewith, the second differential transistor having a second output signal associated therewith, the first output signal and the second output signal configured to drive the transmitter optical sub-assembly; first and second internal inductors directly electrically coupled, respectively, to the first and second differential transistors; and first and second external inductors electrically coupled to the first and second internal inductors, respectively, the first and second external inductors and the first and second internal inductors configured to bias the first output signal and the second output signal.

    22. The system as recited in claim 21, wherein the first differential transistor is electrically coupled to a first input of a transmitter optical sub-assembly, and the second differential transistor is electrically coupled to a second input of the transmitter optical sub-assembly.

    23. The system as recited in claim 21, wherein the first differential transistor and the second differential transistor are interchangeably connectable to a first input and a second input of a transmitter optical sub-assembly.

    24. The system as recited in claim 22, wherein the first input of the transmitter optical sub-assembly feeds into a first input path including a first sub-assembly inductor positioned before a laser diode.

    25. The system as recited in claim 24, wherein the second input of the transmitter optical sub-assembly feeds into a second input path including a resistor coupled to the laser diode.

    26. The system as recited in claim 25, wherein the second input path further includes a capacitor positioned before the resistor.

    27. A driver chip configured to generate output signals for driving a transmitter optical sub-assembly operable to generate a laser, the driver chip comprising: first and second differential transistors, the first differential transistor configured to receive a first input signal, the second differential transistor configured to receive a second input signal, the first differential transistor having a first output signal associated therewith, the second differential transistor having a second output signal associated therewith, the first output signal and the second output signal configured to drive the transmitter optical sub-assembly; first and second internal inductors directly electrically coupled, respectively, to the first and second differential transistors, the first and second internal inductors configured to be electrically coupled to first and second external inductors, respectively, wherein the first and second internal inductors and the first and second external inductors are configured to bias the first output signal and the second output signal.

    28. The driver chip as recited in claim 27, wherein the first differential transistor is electrically coupled to a first input of a transmitter optical sub-assembly, and the second differential transistor is electrically coupled to a second input of the transmitter optical sub-assembly.

    29. The driver chip as recited in claim 28, wherein the first differential transistor and the second differential transistor are interchangeably connectable to a first input and a second input of a transmitter optical sub-assembly.

    30. The driver chip as recited in claim 28, wherein the first input of the transmitter optical sub-assembly feeds into a first input path including a first sub-assembly inductor positioned before a laser diode.

    31. The driver chip as recited in claim 30, wherein the second input of the transmitter optical sub-assembly feeds into a second input path including a resistor coupled to the laser diode.

    32. The driver chip as recited in claim 31, wherein the second input path further includes a capacitor positioned before the resistor.

    33. A system for driving a transmitter optical sub-assembly, the transmitter optical sub-assembly configured to generate a laser, comprising: a driver chip comprising: first and second differential transistors, the first differential transistor configured to receive a first input signal, the second differential transistor configured to receive a second input signal, the first differential transistor and the second differential transistor being the only operable transistors of the driver chip, the first differential transistor configured to generate a first output signal, the second differential transistor configured to generate a second output signal, the first output signal and the second output signal for driving an operation of the transmitter optical sub-assembly; first and second internal inductors electrically coupled to the first and second differential transistors, respectively; first and second external inductor pins electrically coupled to the first and second internal inductors, respectively; and a current source configured to bias a first output path defined by a first external inductor electrically coupled to the first external inductor pin and the first internal inductor and a second output path defined by a second external inductor electrically coupled to the second external inductor pin and the second internal inductor, wherein the first output path is coupled to a first input of the transmitter optical sub-assembly and the second output path is coupled to a second input of the transmitter optical sub-assembly.

    34. The system as recited in claim 33, wherein the first input of the transmitter optical sub-assembly feeds into a first input path including a laser diode.

    35. The system as recited in claim 34, wherein the second input of the transmitter optical sub-assembly feeds into a second input path including a resistor coupled to the laser diode.

    36. The system as recited in claim 35, wherein the second input path further includes a capacitor positioned before the resistor.

    37. The system as recited in claim 33, wherein the current source is controlled by an automatic power control (APC) circuit to deliver a bias current of I.sub.BIAS+(1+k).Math.I.sub.MOD, where k is between 0 and 1.

    38. A driver chip comprising: first and second differential transistors, the first differential transistor configured to receive a first input signal, the second differential transistor configured to receive a second input signal, the first and second differential transistors configured, respectively, to provide a first output signal and a second output signal, the first output signal and the second output signal directed to the transmitter optical sub-assembly; first and second internal inductors electrically coupled to the first and second collectors of the first and second differential transistors, respectively; and first and second external inductor pins electrically coupled to the first and second internal inductors, respectively, wherein a current source biases a first output path defined by a first external inductor electrically coupled to the first external inductor pin and the first internal inductor and a second output path defined by a second external inductor electrically coupled to the second external inductor pin and the second internal inductor, the first output path being coupled to a first input of the transmitter optical sub-assembly and the second output path being coupled to a second input of the transmitter optical sub-assembly.

    39. The driver chip as recited in claim 38, wherein the second input path further includes a capacitor.

    40. The system as recited in claim 38, wherein the current source is controlled by an automatic power control (APC) circuit to deliver a bias current of I.sub.BIAS+(1+k).Math.I.sub.MOD, where k is between 0 and 1.

    Description

    DRAWINGS

    [0007] The Detailed Description is described with reference to the accompanying figures. The use of the same reference numbers in different instances in the description and the figures may indicate similar or identical items.

    [0008] FIG. 1A is a circuit schematic illustrating a laser driver architecture in accordance with an embodiment of this disclosure.

    [0009] FIG. 1B is a circuit schematic illustrating an example of a conventional laser driver architecture.

    [0010] FIG. 2 is a circuit schematic illustrating a laser driver architecture in accordance with an embodiment of this disclosure, wherein current flow is illustrated when differential input is high.

    [0011] FIG. 3 is a circuit schematic illustrating a laser driver architecture in accordance with an embodiment of this disclosure, wherein current flow is illustrated when differential input is low.

    [0012] FIG. 4 is a circuit schematic illustrating a laser driver architecture in accordance with an embodiment of this disclosure, wherein the driver outputs and the laser inputs are interchangeably connectable, and wherein current flow is illustrated when differential input is high.

    [0013] FIG. 5 is a circuit schematic illustrating a laser driver architecture in accordance with an embodiment of this disclosure, wherein the driver outputs and the laser inputs are interchangeably connectable, and wherein current flow is illustrated when differential input is low.

    [0014] FIG. 6 illustrates an embodiment of a TOSA (e.g., TO-based TOSA) header that can be used for an implementation of the laser driver architecture described herein (e.g., embodiments shown in FIGS. 1A, 2, 3, 4, and 5).

    [0015] FIG. 7 is a circuit schematic illustrating an embodiment of a TOSA (e.g., TO-based TOSA) having a grounded monitor diode anode and one TO pin to bias the laser diode through an external inductor.

    [0016] FIG. 8 illustrates an embodiment of a TOSA (e.g., TO-based TOSA) header that can be used for an implementation of the laser driver architecture described herein (e.g., embodiments shown in FIGS. 1A, 2, 3, 4, and 5), wherein the TOSA has a grounded monitor diode anode.

    DETAILED DESCRIPTION

    Overview

    [0017] FIGS. 1A through 8 illustrate various embodiments of a laser driver and transmitter assembly architecture that exhibits advantages of conventional AC-coupled laser driver systems, and yet, the disclosed laser driver architecture can be implemented with a reduced set of external components. In this regard, the disclosed laser driver and transmitter assembly also exhibits some advantages of a DC-coupled laser driver system without sacrificing performance or efficiency of the optical system.

    [0018] Some advantages and features of the disclosed laser driver architecture include: a reduced set of discrete components on the high speed path between the laser driver and the TOSA, resulting in improved signal integrity and a reduced module component count; driver output stage is at a full differential mode for a good RF performance; driver has single-ended back-terminations to help reduce electromagnetic interference (EMI); driver output stage can be biased at a lower voltage to save transmitter (TX) power; architecture is adaptive to laser polarity (i.e., interchangeable between two driver outputs and TOSA high speed terminals); one or more inductors can be assembled in the TOSA; and applications are not limited to TO-based TOSAs (i.e., other high performance TOSAs can be used).

    Example Implementations

    [0019] A laser driver system in accordance with embodiments of this disclosure is shown in FIG. 1A. An optical transmitter (e.g., a laser) can include a laser driver (Driver) and a transmitter optical sub-assembly (TOSA), as well as a relatively small number of discrete components. Differential input signal at IN+ and IN− pins of the driver is applied to a differential pair of transistors (T1 and T2), coupled with a circuit generating a constant current of I1. The differential outputs (OUTA and OUTB) are to drive the laser. Two on-chip inductors (LA and LB) and two external inductors or ferrite beads (L1 and L2) are to bias the driver outputs, while also to provide a path for laser bias current. The on-chip inductors LA and LB can reduce capacitive load of the differential outputs introduced by a second pin (PA or PB) connected to each of the modulation outputs, while the external inductors or ferrite beads provide a low-frequency cut-off low enough so the transmitter delivers a proper performance for an input signal with a long consecutive-identical-digit (CID). The collectors of T1 and T2 are biased at a same voltage to achieve an optimal operation for the differential pair. An on-chip circuit (current source I) generating a constant current is coupled to the collectors of the differential pair through L1 and L2. An average power control (APC) circuit adjusts the value of I so the TOSA monitor current reaches a predetermined value. Two resistors (RA and RB) provide a back-termination to absorb reflection at the driver outputs. The resisters are connected to one external capacitor (C1) to provide a good common-mode termination to help minimize electromagnetic interference (EMI).

    [0020] In some embodiments, the TOSA including a laser diode (LD) and a monitor diode (MD) is assembled in a high speed package, either a TO-based or using a hybrid substrate. FIG. 1A shows one example of such a package with 5 pins: LD+ and LD− high speed pins with impedance controlled for driving the laser; MD+ and MD− pins for monitor diode connection; and GND pin which is the TOSA case served as AC ground. LW1 and LW2 present wire bond inductances from the assembly. LW2, together with a discrete inductor LT assembled inside of the TOSA, provides a path for laser bias current, and isolation to high speed signal. One serial resistor (RT) in high speed signal path can be implemented in the TOSA in such a way that the combined resistance of RT and the laser equivalent resistance closely matches the impedance of the transmission line. This can potentially reduce signal reflection from the TOSA.

    [0021] When such a laser driver and TOSA are connected together, only one capacitor (C2) is necessary on the high-speed traces between the driver outputs and the TOSA, eliminating the need for pull-up and pull-down components at driver outputs and the laser anode and cathode nodes.

    [0022] When the circuit reaches its equilibrium mode, the current of I (I.sub.BIAS+(1+k).Math.I.sub.MOD) is shared between PA and PB pins of the driver, and maintained as

    [00001] I B I A S + 1 + k 2 .

    I.SUB.MOD .and

    [0023] [00002] 1 + k 2 .

    I.sub.MOD respectively, as a result of connection to the TOSA. K (between 0 and 1) is a current split ratio, depending on the value of the back-termination resistors (RA and RB), with respect to the TOSA load. When the back-termination resistance is infinite, k=0; When RA and RB match the TOSA AC load, k=1. The laser bias current (I.sub.BIAS) flows through the internal inductor LA, delivered to the TOSA LD+ terminal connected to the OUTA pin. Due to the existence of C2 at TOSA LD− pin, the bias current (I.sub.BIAS) returns to ground through TOSA internal inductor LT.

    [0024] FIG. 2 illustrates current flow through the system when differential input is high (e.g., optical output at “1”). When differential input signal is high (T1 is off and T2 is on), an AC component with an amplitude of ½.Math.I.sub.MOD in the LA branch flows out of the OUTA pin, into the LD+ pin of the TOSA. The total current through the laser is I.sub.BIAS+½.Math.I.sub.MOD, so the laser output is at its optical high-level. Due to the nature of high AC impedance of the branch consisting of LW2 and LT, this AC component flows out of the LD− pin of the TOSA, through the external capacitor C2 returning into the OUTB pin. Since T1 is at its off state, an AC current of

    [00003] k 2 .

    I.sub.MOD flows through RA and RB. Combined with the current of

    [00004] 1 + k 2 .

    I.sub.MOD from the LB branch, the total current through T2 is (1+k).Math.I.sub.MOD), as set by the device (I1) at the differential pair.

    [0025] FIG. 3 illustrates current flow through the system when differential input is low (e.g., optical output at “0”). When the input signal is at logic low, an equivalent AC current of ½˜I.sub.MOD from the LB branch flows out of the OUTB pin of the driver, through the AC-coupling capacitor C2 and the laser loop back to OUTA pin. The total current to the laser becomes I.sub.BIAS−½.Math.I.sub.MOD, so the laser output is at its optical low-level. Since T2 is at its off state, an AC current of

    [00005] k 2 .

    I.sub.MOD flows through RB and RA. Combined with the AC current of

    [00006] 1 + k 2 .

    I.sub.MOD from the LA branch, the total current through T1 is (1+k).Math.I.sub.MOD), as set by the device (I1) at the differential pair.

    [0026] It is noted that both the collectors of the differential transistors T1 and T2 are biased at a same voltage, so the output stage works at a full differential mode for improved high-speed performance and EMI control. Since the TOSA matching resistor RT is not in the laser bias loop, it reduces TOSA high-frequency reflection without scarifying additional transmitter power consumption and driver headroom. The common-mode voltage at LD+ pin, which is the same as that at driver outputs, is one laser forward-voltage or slightly higher, which leaves enough room for the driver output stage to work properly without a risk of insufficient headroom.

    [0027] The voltage (V) at VDR pin supplying the current generator device (I) only needs a sub-volt above the laser forward voltage to ensure that the current source operates properly, taking into account the voltage drop over inductors. This voltage is potentially lower than Vcc (+3.3V, for instance), reducing the overall module power consumption. In embodiments, the voltage or current source supplying VDR/IDR includes or is coupled with a DC-to-DC converter that is controlled by an automatic power control (APC) circuit such that the bias voltage is maintained at a level needed to drive the inductive path going to the anode of the laser diode. For example, similar DC-to-DC conversion circuitry is described in U.S. Pat. No. 8,571,079, which is incorporated herein by reference in its entirety.

    [0028] In some embodiments, there is only one capacitor (C2) in the high-speed path between the driver and the TOSA, resulting in a very easy design and layout for the transmitter and minimizing risks in deteriorating signal integrity. A trade-off can be made to select a proper value for back-termination resistors (RA and RB) to reduce consumption-to-modulation current while still maintaining reasonable absorption to TOSA reflection.

    [0029] FIG. 1A summarizes some structural features of the disclosed laser driver architecture that are distinguishable from a conventional laser driver (FIG. 1B, identified by portions 1, 2, and 3). For example, differences include: (1) reduction of components (e.g., resistors and capacitors) in between the laser driver outputs and TOSA inputs. This provides a more direct path with less resistance for increased power transfer efficiency. Additionally, (2) the input path of the TOSA can be tied to a bias ground of the TOSA, and (3) the circuit can be biased and driven from the topside by the DC-to-DC conversion circuit output (IDR). These combined features provide for a low cost, low profile laser driver circuit, wherein the overall architecture and the reduced number of components enables efficient, high speed power transfer through the circuit for driving the TOSA laser diode.

    [0030] In embodiments, the laser driver is also adaptive to TOSA polarity. FIGS. 4 and 5 demonstrate how the laser bias current and modulation current flow between the driver and the TOSA, when swapping the connection of driver outputs (OUTA and OUTB) and laser inputs (LD+ and LD−). It is noticed that the circuit is adaptive to TOSA connection. Each of the two output pins can drive the TOSA anode pin or cathode pin. This feature is specifically useful for a multi-channel module design, where the TOSA polarity might vary from channel to channel. FIG. 4 illustrates current flow through the system when differential input is high (e.g., optical output at “0”), and FIG. 5 illustrates current flow through the system when differential input is low (e.g., optical output at “1”).

    [0031] The laser driver architecture introduced here has an inductor element assembled close to laser cathode. For a widely used 5-pin TO-based TOSA, the inductor (LT) inside of the TOSA can be carefully selected to provide enough high frequency isolation and low frequency cut-off, so it can be terminated to ground in the TO header. FIG. 6 shows an implementation on a TO header, where an assembly example of a 5-pin TO-based TOSA with internal bias inductors is illustrated. In another implementation, the monitor diode anode (MD+) can be grounded to save one pin for BIAS. FIGS. 7 and 8 show a circuit schematic and an example of 5-pin TO-based TOSA assembly, respectively, where the monitor diode anode is grounded and the laser cathode is biased from the BIAS pin and an external inductor L3.

    [0032] In embodiments, the laser driver architecture can be further simplified by integrating the discrete capacitor C2 into the TOSA. For example, an assembly can include a wafer cap asserted underneath the laser chip on the laser sub-mount, or just one series capacitor.

    [0033] It is noted that the laser driver architecture discussed here is not limited to TO-based assemblies. The laser driver architecture can be used in other applications where high-performance, high-density and low-power are critical for optical modules.

    [0034] Furthermore, it is to be understood that the invention is defined by the appended claims. Although embodiments of this invention have been illustrated, it is apparent that various modifications may be made by those skilled in the art without departing from the scope and spirit of the disclosure.