Method and apparatus for implementing multirate SerDes systems
11070224 · 2021-07-20
Assignee
Inventors
- Hananel Faig (Jerusalem, IL)
- Adam Kaminer (Tel Aviv, IL)
- David (Dima) Rochlin (Haifa, IL)
- Raanan Ivry (Kesaria, IL)
Cpc classification
H03M1/126
ELECTRICITY
H03H17/0628
ELECTRICITY
International classification
H03M1/00
ELECTRICITY
H03M1/20
ELECTRICITY
H03M1/06
ELECTRICITY
Abstract
A method for providing back-compatibility for rational sampling rate disparities between two circuitries, comprises: a) providing a Phase Locked Loop (PLL) operating at a rate different than that of the Symbols generator, which is coupled to a Digital to Analog Converter (DAC) or an Analog to Digital Converter (ADC); b) providing an interpolation filter coupled to said converter, which filter is adapted to perform sampling rate conversion operations on the samples using zero-stuffing, filtering, and decimation, or the like computation-saving algorithm; and c) obtaining the sampling of the symbols at the required and compatible rate.
Claims
1. A method for providing back-compatibility for rational sampling rate disparities between circuitries, the method comprising: generating, by a symbols generator, a stream of symbols at a symbol rate; generating, by a digital filter connected with the symbols generator, a stream of digital samples having the symbol rate; converting, by an interpolation filter coupled with the digital filter, the stream of digital samples from the symbol rate to a sampling rate, wherein the sampling rate is greater than the symbol rate; and sampling, by a Digital to Analog Converter (DAC), the stream of digital samples at the sampling rate, wherein a Phase Locked Loop (PLL) coupled with the DAC is configured to cause sampling by the DAC at a fixed frequency as defined by the sampling rate.
2. The method according to claim 1, wherein the interpolation filter is configured to employ a zero-stuffing operation in converting the stream of digital samples from the symbol rate to the sampling rate.
3. The method according to claim 1, wherein the interpolation filter is configured to employ a lowpass filtering operation in converting the stream of digital samples from the symbol rate to the sampling rate.
4. The method according to claim 1, wherein the interpolation filter is configured to employ a decimation operation.
5. The method according to claim 1, wherein the interpolation filter further comprises a rate selector control configured to control performance of the rate conversion.
6. A system for providing back-compatibility for rational sampling rate disparities between circuitries, the system comprising: a symbols generator configured to generate a stream of symbols at a symbol rate; a digital filter configured to receive the stream of symbols at the symbol rate and generate a stream of digital samples having the symbol rate; an interpolation filter coupled with the digital filter; a Digital to Analog Converter (DAC) coupled with the interpolation filter; and a Phase Locked Loop (PLL) coupled with the DAC and operating at a sampling rate that is greater than the symbol rate, wherein the PLL is configured to cause sampling by the DAC at a fixed frequency as defined by the sampling rate, wherein the interpolation filter is configured to convert the stream of digital samples from the symbol rate to the sampling rate for use by the DAC.
7. The system according to claim 6, wherein the interpolation filter is configured to employ a zero-stuffing operation in converting the stream of digital samples from the symbol rate to the sampling rate.
8. The system according to claim 6, wherein the interpolation filter is configured to employ a lowpass filtering operation in converting the stream of digital samples from the symbol rate to the sampling rate.
9. The system according to claim 6, wherein the interpolation filter is configured to employ a decimation operation.
10. The system according to claim 6, wherein the interpolation filter further comprises rate selector control configured to control performance of the rate conversion.
11. A system for providing back-compatibility for rational sampling rate disparities between circuitries, the system comprising: an Analog to Digital Converter (ADC) configured to receive a stream of samples; a Phase Locked Loop (PLL) coupled with the ADC and configured to cause sampling of the stream of samples by the ADC at a fixed frequency as defined by a sampling rate; an interpolation filter coupled with the ADC, wherein the interpolation filter is configured to convert the stream of samples from the sampling rate to a symbol rate, wherein the symbol rate is less than the sampling rate; and a digital signal processer (DSP) configured to receive the stream of samples at the symbol rate and recover a sequence of signals associated with the stream of samples.
12. The system according to claim 11, wherein the interpolation filter is configured to employ a zero-stuffing operation in converting the stream of samples from the sampling rate to the symbol rate.
13. The system according to claim 11, wherein the interpolation filter is configured to employ a lowpass filtering operation in converting the stream of samples from the sampling rate to the symbol rate.
14. The system according to claim 11, wherein the interpolation filter is configured to employ a decimation operation in converting the stream of samples from the sampling rate to the symbol rate.
15. The system according to claim 11, further comprising: a phase interpolator coupled with the ADC and the PLL; and a Clock and Data Recovery (CDR) coupled with the phase interpolator and configured to control the phase interpolator so as to adaptively delay the PLL.
16. The system according to claim 15, wherein the CDR is located between the interpolation filter and the DSP.
17. The system according to claim 15, wherein the CDR is located between the ADC and the interpolation filter.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) In the drawings:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
DETAILED DESCRIPTION OF THE INVENTION
(11) The invention will now be described also by referring to prior art solutions, for ease of understanding. As stated, the invention is applicable to both transmitters and receivers and, accordingly, those will be discussed in detail below.
(12) Transmitter
(13)
(14) a)
(15) 1. The use of multiple PLLs and associated multiplexer results in hardware proliferation, with associated cost and on-chip real-estate usage.
(16) 2. Multiple PLLs suffer from mutual coupling due to electromagnetic leakage. The mutual coupling triggers a crosstalk phenomenon known as “injection locking,” which causes the PLLs to influence each other, resulting in parasitic jitter and frequency drift.
(17) b)
(18) 1. The hardware implementation of a tunable PLL at high-frequency bands is very expensive.
(19) 2. Due to the tuning arrangements, a tunable PLL exhibits higher phase noise as compared to a fixed PLL. In turn, the phase noise produces jitter that degrades the sampling accuracy.
(20) The invention obviates the abovementioned disadvantages of the prior art, as illustrated in
(21) 1. The PLL 50 that generates the DAC sampling clock works at fixed frequency equal to the highest new-generation frequency Fnew. Thus the front end DAC 51 always operates at the maximal sampling rate.
(22) 2. The symbols generator 52 and the digital filters 53 operate at some old-generation frequency Fold. Thus the backend operates at a frequency lower than the front end, while Fnew/Fold is a rational number.
(23) 3. A digital operator known as an “interpolation filter” 54 is inserted between the backend filters 53 and the front end DAC 51. In order for the interpolation filter 54 to correctly process the samples from the backend, it performs three subsequent operations, which are shortly mentioned here for exemplification. The interpolation process for performing rational sampling rate conversion, which is utilized when operating according to the invention, is a standard operation well-known to anyone skilled in the art and therefore it does not need to be discussed in detail. Nevertheless, to facilitate the understanding of the reader, the in-principle steps are briefly explained:
(24) a) Zero-stuffing. This operation, also known as “upsampling” rises the backend sampling rate by inserting zero-valued samples between existing samples.
(25) b) Lowpass filtering. This operation eliminates undesired aliased spectra.
(26) c) Decimation. This operation, also known as “downsampling” discards redundant samples until the sampling rate reduces to the desired value.
(27) The sampling rate conversion is selected by the rate selector control.
(28) Since in the rate conversion process many samples have zero value, and some samples will be dropped by the decimation process, the operations described above may be carried out in several computational-saving ways such as using “filter banks”, “Look-up Tables,” etc.
(29) In summary, according to the invention, the multirate transmitter of
Example
(30) An illustrative example of the zero-stuffing process is shown in
(31) Receiver
(32)
(33)
(34) 1. The PLL 70 that generates the ADC source sampling clock works at fixed frequency equal to the highest new-generation frequency Fnew. Thus, the ADC 71 in the front end always operates at the maximal sampling rate.
(35) 2. The interpolation filter 72 accepts the samples at highest rate Fnew, and performs a sampling rate conversion down to Fold.
(36) 3. The CDR 73 utilizes the down-rated samples to control the PI 74, so that the PLL-generated clock, which operates at the highest rate Fnew, is adaptively delayed so to sample the analog data at the optimal sampling instants.
(37) 4. The down-rated samples at rate Fold are accepted by the DSP 75 that performs decoding actions so to appropriately recover the sequence of symbols at symbol rate Fold.
(38) It should be noted that while
(39) According to the invention, the multirate receiver of
(40) To further illustrate the advantages of the invention,
(41) All the above description of embodiments of the invention has been provided for the purpose of illustration and is not intended to limit the invention in any way, except as defined by the appended claims.