Analogue to digital converter with top plate sampling architecture for linear operation
11088701 · 2021-08-10
Assignee
Inventors
- Sabu Paul (Karnataka, IN)
- Rohit Dawar (Karnataka, IN)
- Nitish Kuttan (Karnataka, IN)
- Ch Yaswanth Sai Kiran (Andhra Pradesh, IN)
Cpc classification
H03M1/0872
ELECTRICITY
H03M1/181
ELECTRICITY
H03M1/468
ELECTRICITY
International classification
H03M1/18
ELECTRICITY
H03M1/06
ELECTRICITY
Abstract
The present disclosure provides an analogue to digital converter (ADC) (100), which includes: a capacitive digital to analogue converter (DAC) (120) configured to sample and hold a received sampling input signal and a latched comparator (140) including a first metal oxide semiconductor field effect transistor (MOSFET) (202); a second MOSFET (204) connected in parallel to the first MOSFET; a third MOSFET (226), wherein a third source terminal of the third MOSFET (226) is coupled with first drain terminal and second drain terminal of the first and second MOSFET (202, 204), wherein a sampling switch (130) is configured to the third source terminal to selectively allow voltage to be supplied to the third MOSFET (226), and wherein the sampling switch is configured to disallow voltage to be supplied to the third MOSFET when the ADC is sampling the input signal.
Claims
1. An analogue to digital converter (ADC) comprising: a capacitive digital to analogue converter (DAC) configured to sample and hold a received sampling input signal, the sampling being configured on a top plate associated with the capacitive DAC; and a latched comparator coupled with the capacitive DAC and configured to receive the sampled input signal, said latched comparator comprising: a first metal oxide semiconductor field effect transistor (MOSFET) having a first source terminal and a first drain terminal; a second MOSFET connected in parallel to the first MOSFET, the second MOSFET having a second source terminal and a second drain terminal; a third MOSFET having a third source terminal and a third drain terminal, the third source terminal coupled with the first drain terminal and the second drain terminal; and wherein a sampling switch is configured to the third source terminal to selectively allow voltage to be supplied to the third MOSFET, and wherein the sampling switch is configured to disallow voltage to be supplied to the third MOSFET when the ADC is sampling the input signal.
2. The ADC as claimed in claim 1, wherein the ADC comprises a plurality of reference switches configured to hold a bottom plate associated with the capacitive DAC to a predefined common-mode during sampling.
3. The ADC as claimed in claim 2, wherein the plurality of reference switches are configured to force the bottom plate to achieve a hold-phase common-mode on the top-plate during ADC conversion.
4. The ADC as claimed in claim 2, wherein the plurality of reference switches are configured to create offsets in the sampling path to convert signals capable of swing around different centre voltages.
5. The ADC as claimed in claim 1, wherein the first MOSFET and the second MOSFET are connected in a feedback inverter arrangement.
6. The ADC as claimed in claim 1, wherein the MOSFETS are transistors.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of the present invention and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the present invention and, together with the description, serve to explain the principles of the present invention.
(2)
(3)
(4)
DETAILED DESCRIPTION
(5) The following is a detailed description of embodiments of the disclosure depicted in the accompanying drawings. The embodiments are in such detail as to clearly communicate the disclosure. However, the amount of detail offered is not intended to limit the anticipated variations of embodiments; on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the present disclosure as defined by the appended claims.
(6) If the specification states a component or feature “may”, “can”, “could”, or “might” be included or have a characteristic, that particular component or feature is not required to be included or have the characteristic.
(7) As used in the description herein and throughout the claims that follow, the meaning of “a,” “an,” and “the” includes plural reference unless the context clearly dictates otherwise. Also, as used in the description herein, the meaning of “in” includes “in” and “on” unless the context clearly dictates otherwise.
(8)
(9) The capacitive DAC (120) can be configured to sample and hold a sampling input signal with the sampling being configured on a top plate (not shown) associated with the capacitive DAC (120).
(10) Referring to
(11) The configuration of ADC (100) as described in
(12)
(13) Thus, some limitations that the present disclosure overcomes include: (i) the sampling linearity/reference; (ii) Switch leakage; (iii) Routing complexity; (iv) Need for a strong VCM buffer in bottom-plate sampling; (v) Reduced load on boot-strapping circuit; (vi) Reduced charge-injection during sampling.
(14) In an aspect, a 1 pF sampling capacitor can be utilized. In an aspect, a 750 nm/130 nm sampling switch can be utilized. In an aspect, 100f Comparator load can be utilized. In an aspect, Sampling Linearity −75 dBFS+ across PVT can be utilized.
(15) While the foregoing describes various embodiments of the invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof. The scope of the invention is determined by the claims that follow. The invention is not limited to the described embodiments, versions or examples, which are included to enable a person having ordinary skill in the art to make and use the invention when combined with information and knowledge available to the person having ordinary skill in the art.
Advantages of the Invention
(16) The present invention provides a top plate sampling architecture for a successive approximation analogue-digital converter.
(17) The present invention provides a simple and cost effective top plate sampling architecture for a successive approximation analogue-digital converter.
(18) The present invention provides a reliable and efficient top plate sampling architecture for a successive approximation analogue-digital converter.
(19) The present invention provides a robust top plate sampling architecture for a successive approximation analogue-digital converter.