Solderless interconnection structure and method of forming same
11043462 · 2021-06-22
Assignee
Inventors
- Yu-Wei Lin (New Taipei, TW)
- Sheng-Yu Wu (Hsinchu, TW)
- Yu-Jen Tseng (Hsin-Chu, TW)
- Tin-Hao Kuo (Hsinchu, TW)
- Chen-Shien Chen (Zhubei, TW)
Cpc classification
H01L21/76885
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/81203
ELECTRICITY
H01L2224/13686
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L2224/11013
ELECTRICITY
Y10T29/49144
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2224/13023
ELECTRICITY
H01L2224/81143
ELECTRICITY
H01L2224/8192
ELECTRICITY
H01L2924/053
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2924/053
ELECTRICITY
H01L2224/81948
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/136
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/81007
ELECTRICITY
H01L2224/16238
ELECTRICITY
H01L2224/13686
ELECTRICITY
H01L2224/81191
ELECTRICITY
H01L2224/81895
ELECTRICITY
H01L2224/13564
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/16148
ELECTRICITY
H01L2224/1369
ELECTRICITY
H01L24/02
ELECTRICITY
H01L2224/13022
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2224/13026
ELECTRICITY
H01L2224/13565
ELECTRICITY
H01L2224/8181
ELECTRICITY
International classification
H01L25/16
ELECTRICITY
H01L21/48
ELECTRICITY
H01L25/065
ELECTRICITY
H01L25/00
ELECTRICITY
H01L21/768
ELECTRICITY
Abstract
An embodiment bump on trace (BOT) structure includes a contact element supported by an integrated circuit, an under bump metallurgy (UBM) feature electrically coupled to the contact element, a metal ladder bump mounted on the under bump metallurgy feature, the metal ladder bump having a first tapering profile, and a substrate trace mounted on a substrate, the substrate trace having a second tapering profile and coupled to the metal ladder bump through direct metal-to-metal bonding. An embodiment chip-to-chip structure may be fabricated in a similar fashion.
Claims
1. A device comprising: a substrate trace extending along a major surface of a first substrate, the substrate trace having a first shape in a plan view, the substrate trace having a first end proximate the first substrate and a second end distal the first substrate, the first end having a greater width than the second end; and a metal ladder bump extending from an integrated circuit, the metal ladder bump having a second shape in the plan view, the second shape being different from the first shape, the metal ladder bump having a third end proximate the integrated circuit and a fourth end distal the integrated circuit, the third end having a greater width than the fourth end, the fourth end having a greater width than the second end, wherein the metal ladder bump and the substrate trace are physically and electrically coupled together through direct metal-to-metal bonds, an interface between the metal ladder bump and the substrate trace being free from solder, and wherein the substrate trace has a greater length than the metal ladder bump in a direction parallel to the major surface of the first substrate.
2. The device of claim 1, wherein the second shape is a quadrilateral.
3. The device of claim 1, wherein the second shape is a circle.
4. The device of claim 1, wherein the metal ladder bump and the substrate trace are copper, and wherein the interface between the metal ladder bump and the substrate trace is free from intermetallic compounds.
5. The device of claim 1 further comprising: a contact element on the integrated circuit; a dielectric layer on the contact element and the integrated circuit; and an under bump metallurgy (UBM) feature extending through the dielectric layer to couple the contact element, wherein the metal ladder bump is disposed on the UBM feature.
6. The device of claim 1, wherein the third end has a greater width than the first end.
7. The device of claim 1, wherein a ratio of a second width of the second end to a first width of the first end is between 0.75 and 0.97.
8. The device of claim 7, wherein a ratio of a fourth width of the fourth end to a third width of the third end is between 0.75 and 0.97.
9. The device of claim 1 further comprising an oxide layer extending along sidewalls of the metal ladder bump.
10. The device of claim 1, wherein a height of the substrate trace is less than a height of the metal ladder bump.
11. A device comprising: a first substrate; a trace extending along a major surface of the first substrate, the trace having a first length and a first width, the first width decreasing linearly along a first direction extending away from the first substrate; an integrated circuit chip; and a metal ladder bump extending from a major surface of the integrated circuit chip, the metal ladder bump having a second length and a second width, the first length being greater than the second length, the second width decreasing linearly along a second direction extending away from the integrated circuit chip, the second width being greater than the first width at an interface between the metal ladder bump and the trace, wherein the metal ladder bump and the trace are physically and electrically coupled together at the interface without solder.
12. The device of claim 11, wherein the integrated circuit chip comprises: a second substrate; a contact element on the major surface of the second substrate; a first dielectric layer on the contact element and the major surface of the second substrate; a second dielectric layer on the first dielectric layer; and an under bump metallurgy (UBM) feature extending through the first dielectric layer and the second dielectric layer, the UBM feature being coupled to the contact element, wherein the metal ladder bump is disposed on the UBM feature.
13. The device of claim 11 further comprising an oxide layer extending along sidewalls of the metal ladder bump.
14. The device of claim 11, wherein the metal ladder bump and the trace are copper.
15. The device of claim 11, wherein a height of the trace is less than a height of the metal ladder bump.
16. A device comprising: a first substrate; a trace extending along a major surface of the first substrate, the trace having a first tapering profile; an integrated circuit; and a metal ladder bump extending from a major surface of the integrated circuit, the metal ladder bump having a second tapering profile, the trace and the metal ladder bump being physically and electrically coupled together at a first interface, the first interface being free of solder, a width of the metal ladder bump being greater than a width of the trace at the first interface, wherein the trace has a first length, the first length being measured along a first direction, the first direction being parallel to a longitudinal axis of the trace, wherein the metal ladder bump has a second length, the second length being measured along the first direction, the first length being greater than the second length.
17. The device of claim 16, wherein the trace has a plan view shape that is symmetric around the longitudinal axis of the trace.
18. The device of claim 16, wherein the metal ladder bump and the trace are copper.
19. The device of claim 16 further comprising: a contact element on the major surface of the integrated circuit; a dielectric layer on the contact element and the major surface of the integrated circuit; and an under bump metallurgy (UBM) feature extending through the dielectric layer to couple the contact element, wherein the metal ladder bump is disposed on the UBM feature.
20. The device of claim 16 further comprising an oxide layer extending along sidewalls of the metal ladder bump.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
(2)
(3)
(4)
(5)
(6)
(7) Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION
(8) The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative and do not limit the scope of the disclosure.
(9) The present disclosure will be described with respect to preferred embodiments in a specific context, namely a ladder bump structure for a bump on trace (BOT) assembly or a flip-chip chip scale package (FCCSP). The concepts in the disclosure may also apply, however, to other semiconductor structures or circuits.
(10) Referring now to
(11) In an embodiment, a passivation layer 26 overlies the integrated circuit 22 (and/or the insulating layer 24). As shown in
(12) Various layers and features of the integrated circuit 22, including transistors, interconnect layers, post passivation interconnects, redistribution layers, and the like are omitted from the figures for the sake of clarity, as they are not necessary to an understanding of the present disclosure.
(13) Still referring to
(14) Still referring to
(15) In an embodiment, the metal ladder bump 16 is formed from a suitable material such as, for example, copper (Cu), nickel (Ni), gold (Au), palladium (Pd), titanium (Ti), and so on, or alloys thereof. The mounted end 34 of the metal ladder bump 16, which is the end closest to the integrated circuit 22, has a greater width than the distal end 32 of the metal ladder bump 16, which is the end furthest from the integrated circuit 22. In an embodiment, the distal end 32 has a width of between about 10 μm to about 80 μm. In an embodiment, the mounted end 34 has a width of between about 20 μm to about 90 μm.
(16) From the foregoing, it should be recognized that the mounted end 34 is wider or larger than the distal end 32. This condition may be satisfied by, for example, making the mounted end 34 of the metal ladder bump 16 larger relative to the distal end 32. This condition may also be satisfied by, for example, making the distal end 32 of the metal ladder bump 16 smaller relative to the mounted end 34.
(17) One skilled in the art will recognize that it is not desirable to increase the pitch between adjacent bumps. This means that the width of the distal end 32 should not be increased beyond design dimensions. Hence, in order to get the truncated cone structure for the metal ladder bump 16, the width of the mounted end 34 should be increased in order to obtain the advantageous structure. The wider width of the mount end 34 may also serve to lessen the possibility of delamination between the metal ladder bump 16 and adjacent layers and may also serve to lessen stress impact on underlying layers such as underlying ELK layers (e.g., insulating layer 24). As shown in
(18) In an embodiment, a photolithography process is used to shape the metal ladder bump 16 as shown in
(19) Still referring to
(20) In addition to the above, the substrate trace 18 is structurally and electrically coupled to the metal ladder bump 16 through direct metal-to-metal bonding. Indeed, ends of the metal ladder bump 16 and the substrate trace 18 are each free of solder. Because direct metal-to-metal bonding is used instead of solder, the metal ladder bump 16 is operably coupled to the substrate trace without forming any undesirably intermetallic compounds at or proximate the bonded joint. In addition, the absence of solder reduces the potential for undesirably bridging of the substrate trance 18 and/or the metal ladder bump 16 with an adjacent substrate trace 18.
(21) In an embodiment, the direct metal-to-metal bonding process includes several steps. For example, the top portions or surfaces of the metal ladder bump 16 and/or substrate trace 18 are appropriately cleaned to remove debris or contaminants that may detrimentally affect bonding or bonding strength. Thereafter, the metal ladder bump 16 and the substrate trace 18 are aligned with each other. Once aligned, a permanent bonding process such as, for example, a thermo-compression bonding is performed to bond the metal ladder bump 16 to the substrate trace 18. In an embodiment, an annealing step may be performed to increase the bond strength. For example, the metal ladder bump 16 and the substrate trace 18 may be subjected to a temperature of about 100° C. to about 400° C. for about 1 hour to about 2 hours.
(22) Referring now to
(23) In an embodiment, the second integrated circuit 46 includes a second passivation layer 48, a second insulating layer 50 (e.g., ELK dielectric), and a second contact element 52 (e.g., aluminum pad). Various layers and features of the second integrated circuit 46, including transistors, interconnect layers, post passivation interconnects, redistribution layers, and the like are omitted from the figures for the sake of clarity, as they are not necessary to an understanding of the present disclosure. In addition, the second metal ladder bump 42 may be formed in similar fashion and with similar dimensions relative to the metal ladder bump 16 of
(24) As shown in
(25) As shown in
(26) One skilled in the art will recognize that the specific dimensions for the various widths and spacing discussed herein are matters of design choice and are dependent upon the particular technology node, and application employed.
(27) Referring now to
(28) From the foregoing it should be recognized that embodiment BOT structure 10 and chip-to-chip structure 40 provide advantageous features. For example, without having to rely on solder bonding, the BOT structure 10 and chip-to-chip structure 40 are free of any undesirably intermetallic compounds (IMCs). In addition, the BOT structure 10 and chip-to-chip structure 40 provide lower electrical resistivity, lower risk of electromigration failure, and a significantly reduced interconnect RC delay relative to conventional devices. Moreover, the structures 10, 40 inhibit or prevent delamination of the insulating layer 24, 46 (the ELK dielectric). In addition, the smaller top surface area of the metal ladder bump 16, substrate trace 18, and/or second metal ladder bump 42 provide for easier bonding. Still further, the bonding time and the interfacial seam voids may be reduced using the structures 10, 40 and methods disclosed herein.
(29) The following references are related to subject matter of the present application. Each of these references is incorporated herein by reference in its entirety: U.S. Publication No. 2011/0285023 of Shen, et al. filed on Nov. 24, 2011, entitled “Substrate Interconnections Having Different Sizes.”
(30) An embodiment bump on trace (BOT) structure includes a contact element supported by an integrated circuit, an under bump metallurgy (UBM) feature electrically coupled to the contact element, a metal ladder bump mounted on the under bump metallurgy feature, the metal ladder bump having a first tapering profile, and a substrate trace mounted on a substrate, the substrate trace having a second tapering profile and coupled to the metal ladder bump through direct metal-to-metal bonding.
(31) An embodiment chip-to-chip structure includes a first contact element supported by a first integrated circuit, a first under bump metallurgy (UBM) feature electrically coupled to the first contact element, a first metal ladder bump mounted on the first under bump metallurgy feature, the first metal ladder bump having a first tapering profile, and a second metal ladder bump mounted on a second under bump metallurgy feature of a second integrated circuit, the second metal ladder bump having a second tapering profile and coupled to the second metal ladder bump through direct metal-to-metal bonding.
(32) An embodiment method of forming a bump on trace (BOT) structure includes forming a contact element on an integrated circuit, electrically coupling an under bump metallurgy (UBM) feature to the contact element, mounting a metal ladder bump on the under bump metallurgy feature, the metal ladder bump having a first tapering profile, mounting a substrate trace on a substrate, the substrate trace having a second tapering profile, and coupling the metal ladder bump and the substrate trace together through direct metal-to-metal bonding.
(33) While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.