Pseudo differential analog-to-digital converter
11050432 · 2021-06-29
Assignee
Inventors
Cpc classification
H03M1/0682
ELECTRICITY
H03M1/468
ELECTRICITY
International classification
Abstract
A pseudo differential analog-to-digital converter includes: a first capacitor array and a second capacitor array respectively coupled to input terminals of an analog-to-digital circuit; where an output terminal of the first capacitor array receives a first reference voltage, and an output terminal of the second capacitor array receives a second reference voltage; and where a difference between the first and second reference voltages is set between zero and a peak value of an analog input signal.
Claims
1. A pseudo differential analog-to-digital converter, comprising: a) a first capacitor array and a second capacitor array respectively coupled to input terminals of an analog-to-digital circuit; b) wherein an output terminal of the first capacitor array receives a first reference voltage, and an output terminal of the second capacitor array receives a second reference voltage; and c) wherein the first reference voltage is set between zero and a peak value of an analog input signal, and the second reference voltage is set to be zero.
2. The pseudo differential analog-to-digital converter of claim 1, wherein the first reference voltage is half of the peak value of the analog input signal.
3. The pseudo differential analog-to-digital converter of claim 1, wherein: a) a top plate of the first capacitor array is set as the output terminal of the first capacitor array, and a bottom plate of the first capacitor array is selectively coupled to one of a corresponding terminal of the analog input signal and at least one fixed voltage; and b) a top plate of the second capacitor array is set as the output terminal of the second capacitor array, and a bottom plate of the second capacitor array is selectively coupled to one of another corresponding terminal of the analog input signal and the at least one fixed voltage.
4. The pseudo differential analog-to-digital converter of claim 3, wherein: a) the bottom plate of the first capacitor array is coupled to an anode of the analog input signal; and b) the bottom plate of the second capacitor array is coupled to a cathode of the analog input signal.
5. The pseudo differential analog-to-digital converter of claim 4, wherein: a) both the bottom plate of the first capacitor array and the bottom plate of the second capacitor array are coupled to one fixed voltage; and b) the fixed voltage is a common mode voltage set between zero and the first reference voltage.
6. The pseudo differential analog-to-digital converter of claim 5, wherein the common mode voltage is half of the sum of the first and second reference voltages.
7. The pseudo differential analog-to-digital converter of claim 4, wherein: a) both the bottom plate of the first capacitor array and the bottom plate of the second capacitor array are coupled to two fixed voltages; and b) the two fixed voltages are the first and second reference voltages.
8. The pseudo differential analog-to-digital converter of claim 7, being configured as a pseudo differential successive approximation register analog-to-digital converter.
9. The pseudo differential analog-to-digital converter of claim 3, wherein: a) the bottom plate of the first capacitor array is selectively coupled to one of the corresponding terminal of the analog input signal and the at least one fixed voltage by a single pole multi throw switch; and b) the bottom plate of the second capacitor array is selectively coupled to the another corresponding terminal of the analog input signal and the at least one fixed voltage by a single pole multi throw switch.
10. The pseudo differential analog-to-digital converter of claim 1, wherein an equivalent capacitance of the first capacitor array is the same as an equivalent capacitance of the second capacitor array.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
DETAILED DESCRIPTION
(6) Reference may now be made in detail to particular embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention may be described in conjunction with the preferred embodiments, it may be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents that may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it may be readily apparent to one skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, processes, components, structures, and circuits have not been described in detail so as not to unnecessarily obscure aspects of the present invention.
(7) Referring now to
(8) For example, the output terminal of capacitor array C.sub.SN can be coupled to voltage V.sub.C via switch S1, and can connect to inverting input terminal V.sub.INN of analog-to-digital circuit ADC at the same time. Also, the anode of analog input signal V.sub.S can be coupled to the bottom plate of capacitor array C.sub.SN via switch S3, and voltage V.sub.C can be coupled to the bottom plate of capacitor array C.sub.SN via switch S5. Moreover, the output terminal of capacitor array C.sub.SP is coupled to voltage V.sub.C via switch S2, and can connect to non-inverting input terminal V.sub.INP of analog-to-digital circuit ADC at the same time. Also, the cathode of analog input signal V.sub.S can be coupled to the bottom plate of capacitor array C.sub.SP via switch S4, and voltage V.sub.C can be coupled to the bottom plate of capacitor array C.sub.SP via switch S6.
(9) Analog input signal V.sub.S can be a single ended signal, and the cathode of analog input signal V.sub.S can connect to ground. Here, the peak value of analog input signal V.sub.S is V.sub.P. In this particular example, positive reference voltage V.sub.REFP of the analog-to-digital circuit ADC is peak value V.sub.p of analog input signal V.sub.S, and negative reference voltage V.sub.REFN of the analog-to-digital circuit ADC is 0. For example, voltage V.sub.C is half of the sum of positive reference voltage V.sub.REFP and negative reference voltage V.sub.REFN; that is: VC=(V.sub.REFP+V.sub.REFN)/2=V.sub.REFP/2=V.sub.p/2.
(10) Moreover, both the equivalent capacitance of capacitor array C.sub.SN and the equivalent capacitance of capacitor array C.sub.SP can be set to be Cs in this example. It should be understood by those skilled in the art that the capacitor arrays can include one or more capacitor(s) coupled together to be with the equivalent capacitance. In the first step of the sampling process of analog input signal Vs, switches S1-S4 may be turned on and switches S5 and S6 turned off.
(11) In that case, the charge of capacitor array C.sub.SN is shown in formula (1):
Q.sub.CSP=C.sub.S(V.sub.C−V.sub.GND) (1)
(12) The charge of capacitor array C.sub.SP is shown in formula (2):
Q.sub.CSN=C.sub.S(V.sub.C−V.sub.S) (2)
(13) In the second step of the sampling process of analog input signal V.sub.S, switches S1-S4 can be turned off and switches S5 and S6 turned on. At that time, the voltage at inverting input terminal V.sub.INN and the voltage at non-inverting input terminal V.sub.INP can satisfy the following formulas (3) and (4) according to law of conservation of electric charge:
Q.sub.CSP=C.sub.S(V.sub.INP−V.sub.C) (3)
Q.sub.CSN=C.sub.S(V.sub.INN−V.sub.C) (4)
(14) Combing formulas (1) and (3), and formulas (2) and (4), respectively, the voltage at inverting input terminal V.sub.INN and the voltage at non-inverting input terminal V.sub.INP can be obtained, that is as below in formulas (5) and (6):
V.sub.INP=2V.sub.C−V.sub.GND=V.sub.REFP (5)
V.sub.INN=2V.sub.C−V.sub.S=V.sub.REFP−V.sub.S (6)
(15) According to formulas (5) and (6), the practical differential signal of analog-to-digital circuit ADC can be calculated, that is has below in formula (7):
V.sub.INP−V.sub.INN=V.sub.S (7)
(16) It can be seen from formula (7) that the practical differential signal of analog-to-digital circuit ADC is analog input signal Vs. However, the range of analog input signal Vs is between 0 and peak value V.sub.p, and the practical differential signal only includes positive voltages without including negative voltages. Thus, the range of the output signal of analog-to-digital circuit ADC is half of the preset range.
(17) Referring now to
(18) In one embodiment, a pseudo differential analog-to-digital converter can include: (i) a first capacitor array and a second capacitor array respectively coupled to input terminals of an analog-to-digital circuit; (ii) where an output terminal of the first capacitor array receives a first reference voltage, and an output terminal of the second capacitor array receives a second reference voltage; and (iii) where a difference between the first and second reference voltages is set between zero and a peak value of an analog input signal.
(19) Referring now to
(20) Similarly, the top plates of capacitor arrays C.sub.SN and C.sub.SP can be set to be output terminals of capacitor arrays C.sub.SN and C.sub.SP, respectively. Further, the bottom plates of capacitor arrays C.sub.SN and C.sub.SP can also be coupled to a fixed voltage. Alternatively, the fixed voltage can be common mode voltage V.sub.CM, and the common mode voltage V.sub.CM is between 0 and positive reference voltage V.sub.REFP. For example, common mode voltage V.sub.CM can be half of the sum of positive reference voltage V.sub.REFP and negative reference voltage V.sub.REFN. When negative reference voltage V.sub.REFN is zero, common mode voltage V.sub.CM satisfies the following formula: V.sub.CM=(V.sub.REFP+V.sub.REFN)/2=V.sub.REFP/2=V.sub.P/4. Under that circumstance, common mode voltage V.sub.CM is half of positive reference voltage V.sub.REFP.
(21) For example, the bottom plate of capacitor array C.sub.SN can be selectively coupled to one of a corresponding terminal of analog input signal V.sub.S and common mode voltage V.sub.CM, and the bottom plate of capacitor array C.sub.SP may be selectively coupled to one of another corresponding terminal of analog input signal V.sub.S and common mode voltage V.sub.CM. For example, the output terminal of capacitor array C.sub.SN can be coupled to positive reference voltage V.sub.REFP via switch S1, and coupled to inverting input terminal V.sub.INN of analog-to-digital circuit ADC at the same time. Also, the anode of analog input signal Vs can be coupled to the bottom plate of capacitor array C.sub.SN via switch S3, and common mode voltage V.sub.CM can be coupled to the bottom plate of capacitor array C.sub.SN via switch S5. The output terminal of capacitor array C.sub.SP can be coupled to negative reference voltage V.sub.REFN via switch S2, and coupled to non-inverting input terminal V.sub.INP of analog-to-digital circuit ADC at the same time. Also, the cathode of analog input signal Vs can be coupled to the bottom plate of capacitor array C.sub.SP via switch S4, and common mode voltage V.sub.CM may be coupled to the bottom plate of capacitor array C.sub.SP via switch S6.
(22) It should be understood that the bottom plate of capacitor array C.sub.SN can be selectively coupled to one of the corresponding terminal of analog input signal V.sub.S and one fixed voltage by a switch. Also, the bottom plate of capacitor array C.sub.SP can be selectively coupled to the another corresponding terminal of analog input signal V.sub.S and the one fixed voltage by a single pole multi throw switch. For example, switches S3 and S5 can be replaced by a single pole multi throw switch in certain embodiments. Similarly, switches S4 and S6 can also each be replaced by a single pole multi throw switch.
(23) In addition, both equivalent capacitance of first capacitor array C.sub.SN and equivalent capacitance of capacitor array C.sub.SP can be set to be Cs in this example. In
Q.sub.CSP=C.sub.S(V.sub.REFN−V.sub.GND) (8)
Q.sub.CSN=C.sub.S(V.sub.REFP−V.sub.S) (9)
(24) In the second step of the sampling process of analog input signal V.sub.S, switches S1-S4 can be turned off and switches S5 and S6 turned on. At that time, the voltage at inverting input terminal V.sub.INN and the voltage of non-inverting input terminal V.sub.INP can satisfy the following formulas (10) and (11) according to law of conservation of electric charge:
Q.sub.CSP=C.sub.S(V.sub.INP−V.sub.CM) (10)
Q.sub.CSN=C.sub.S(V.sub.INN−V.sub.CM) (11)
(25) Combing formulas (8) and (10), and formulas (9) and (11), respectively, the voltage at non-inverting input terminal V.sub.INP and the voltage at inverting input terminal V.sub.INN can be obtained as below in formulas (12) and (13):
V.sub.INP=V.sub.REFN−V.sub.GND+V.sub.CM (12)
V.sub.INN=V.sub.REFP−V.sub.S+V.sub.CM (13)
(26) According to formulas (12) and (13), the practical differential signal of analog-to-digital circuit ADC can be calculated as below in formula (14); that is:
V.sub.INP−V.sub.INN=V.sub.S−(V.sub.REFP−V.sub.REFN) (14)
(27) It can be seen from formula (14) that the practical differential signal of analog-to-digital circuit ADC is the difference between analog input signal VS and a difference between positive reference voltage V.sub.REFP (i.e., the first reference voltage) and negative reference voltage V.sub.REFN (i.e., the second reference voltage). Thus, the practical differential signal can be positive or negative. If the difference between positive reference voltage V.sub.REFP and negative reference voltage V.sub.REFN is properly set, the range of the output signal of analog-to-digital circuit ADC can be extended. In this particular example, negative reference voltage V.sub.REFN is zero, and analog input signal Vs ranges from 0 to V.sub.P. Thus, positive reference voltage V.sub.REFP can be set between 0 and V.sub.P, such that the differential signal received by analog-to-digital circuit ADC can be extended to the negative portion. For example, positive reference voltage V.sub.REFP can be set to be half of peak value V.sub.p.
(28) Referring now to
(29) Referring now to
(30) Here, the two fixed voltages are reference voltages V.sub.REFP and V.sub.REFN. Also, the analog-to-digital circuit ADC can include comparator CMP and logic circuit LOGIC. In this case, the output terminals of capacitor array C.sub.SN and capacitor array C.sub.SP can be coupled to the two input terminals of comparator CMP, respectively. Logic circuit LOGIC can receive the output signal of comparator CMP, and may thereby generate the output signal of analog-to-digital circuit ADC. In addition, logic circuit LOGIC can control the on and off states of the switches coupled to capacitor arrays C.sub.SN and C.sub.SP. Thus, the bottom plates of capacitor arrays C.sub.SN and C.sub.SP can be equivalent to being coupled to common mode voltage V.sub.CM. For pseudo differential successive approximation register analog-to-digital converter in certain embodiments, the differential signal received by analog-to-digital circuit ADC can be also extended to the negative portion, such that the range of the output signals of analog-to-digital circuit ADC may be extended.
(31) The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with modifications as are suited to particular use(s) contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.