Sub-sampled color channel readout wiring for vertical detector pixel sensors
11050982 · 2021-06-29
Assignee
Inventors
- Shrinath Ramaswami (San Jose, CA, US)
- Tatsuya Inui (Kawasaki, JP)
- Shigemi Yamazaki (Kawasaki, JP)
- Jonathan Yu (Union City, CA, US)
- Glenn Keller (West Chester, PA, US)
Cpc classification
H04N25/447
ELECTRICITY
H04N25/702
ELECTRICITY
H04N25/445
ELECTRICITY
H04N25/75
ELECTRICITY
International classification
Abstract
In an array of multi-color vertical detector color pixel sensors, a readout wiring architecture includes a transfer transistor for each individual color detector. In first and second rows in a first column, the first, second, and third color transfer transistor gates are coupled, respectively, to the first, second, and third row-select lines. In a first row in a second column, the first color transfer transistor gate is coupled to the second row-select line, the second color transfer transistor gate is coupled to the first row-select line, and the third color transfer transistor gate is coupled to the third row-select line. In a second row in the second column, the first color transfer transistor gate is coupled to the first row-select line, the second color transfer transistor gate is coupled to the third row-select line, and t the third color transfer transistor gate is coupled to the second row-select line.
Claims
1. In an array including rows and columns of vertical detector color pixel sensors, each vertical detector color pixel sensor disposed in a row and column of the array and having a first color detector for a first color, a second color detector for a second color, and a third color detector for a third color, a readout wiring architecture comprising: a plurality of row-select lines for each row of the array, a first row-select line for the first color, a second row-select line for the second color, and a third row-select line for the third color; an individual column line for each column of the array; a transfer transistor for each individual color detector in each vertical detector color pixel sensor in the array, each transfer transistor coupled between a color detector disposed in a column of the array and a column line associated with the column of the array in which the color detector is disposed, each transfer transistor having a gate coupled to one of the plurality of row-select lines in a row of the array in which the vertical detector color pixel sensor is disposed; wherein in first and second rows of vertical color pixel sensors in a first consecutive column of the array, the gate of the transfer transistor for the first color detector is coupled to the first row-select line, the gate of the transfer transistor for the second color detector is coupled to the second row-select line, and the gate of the transfer transistor for the third color detector is coupled to the third row-select line; in a first row of vertical color pixel sensors in a second consecutive column of the array, the gate of the transfer transistor for the first color detector is coupled to the second row-select line, the gate of the transfer transistor for the second color detector is coupled to the first row-select line, and the gate of the transfer transistor for the third color detector is coupled to the third row-select line; and in a second row of vertical color pixel sensors in the second consecutive column of the array, the gate of the transfer transistor for the first color detector is coupled to the first row-select line, the gate of the transfer transistor for the second color detector is coupled to the third row-select line, and the gate of the transfer transistor for the third color detector is coupled to the second row-select line.
2. The readout wiring architecture of claim 1 wherein the first color detector is a red detector, the second color detector is a green detector, and the third color detector is a blue detector.
3. The readout wiring architecture of claim 1 wherein gate connections of all of the transfer transistors in the first and second rows in columns of the array are repeated in consecutive pairs of the rows of the array following the first and second consecutive rows of the array.
4. The readout wiring architecture of claim 1 wherein for each row in the array, the coupling of gates of transfer transistors to row-select lines for the first, second, and third color detectors repeats in groups of two consecutive columns.
5. In an array including rows and columns of vertical detector color pixel sensors, each vertical detector color pixel sensor disposed in a row and column of the array and having a first color detector for a first color, a second color detector for a second color, and a third color detector for a third color, a readout wiring architecture comprising: a plurality of row-select lines for each row of the array, a first row-select line for the first color, a second row-select line for the second color, and a third row-select line for the third color; an individual column line for each column of the array; a transfer transistor for each individual color detector in each vertical detector color pixel sensor in the array, each transfer transistor coupled between a color detector disposed in a column of the array and a column line associated with a column of the array, each transfer transistor having a gate coupled to one of the plurality of row-select lines in a row of the array in which the vertical detector color pixel sensor is disposed; wherein in a first column of the array, the gates of the transfer transistors for the first, second, and third color detectors are coupled together to a first row-select line; in a second column of the array, the gates of the transfer transistors for the first, second, and third color detectors are coupled together to a second row-select line; in a third column of the array, the gates of the transfer transistors for the first, second, and third color detectors are coupled together to a third row-select line; in each column j of the array, the transfer transistor for the first color detector is coupled between the first color detector and a column line for a column (j−1), the transfer transistor for the second color detector is coupled between the second color detector and a column line for the column j, and the transfer transistor for the third color detector is coupled between the third color detector and a column line for a column (j+1).
6. The readout wiring architecture of claim 5 wherein wherein the first color detector is a red detector, the second color detector is a green detector, and the third color detector is a blue detector.
7. A method for capturing a still shot in an array containing rows and columns of vertical detector color pixel sensors, each vertical detector color pixel sensor having individual red, green, and blue color detectors, each red color detector in a vertical detector color pixel sensor in a column of the array coupled to a column output line through a red transfer transistor, each green color detector in a vertical detector color pixel sensor in a column of the array coupled to a column output line through a green transfer transistor, each blue color detector in a vertical detector color pixel sensor in a column of the array coupled to a column output line through a blue transfer transistor, in a first column of the array, the gates of the transfer transistors for the red, green, and blue color detectors are coupled together to a first row-select line, in a second column of the array, the gates of the transfer transistors for the red, green, and blue color detectors are coupled together to a second row-select line, in a third column of the array, the gates of the transfer transistors for the red, green, and blue color detectors are coupled together to a third row-select line, in each column j of the array, the transfer transistor for the red color detector is coupled between the first color detector and a column line for a column (j−1), the transfer transistor for the green color detector is coupled between the second color detector and a column line for the column j, and the transfer transistor for the blue color detector is coupled between the third color detector and a column line for a column (j+1), the method comprising for each row in the array: activating then deactivating the first row-select line; activating then deactivating the second row-select line; and activating then deactivating the third row-select line.
8. A method for performing a video readout in an array containing rows and columns of vertical detector color pixel sensors, each vertical detector color pixel sensor having individual red, green, and blue color detectors, each red color detector in a vertical detector color pixel sensor in a column of the array coupled to a column output line through a red transfer transistor, each green color detector in a vertical detector color pixel sensor in a column of the array coupled to a column output line through a green transfer transistor, each blue color detector in a vertical detector color pixel sensor in a column of the array coupled to a column output line through a blue transfer transistor, in a first column of the array, the gates of the transfer transistors for the red, green, and blue color detectors are coupled together to a first row-select line, in a second column of the array, the gates of the transfer transistors for the red, green, and blue color detectors are coupled together to a second row-select line, in a third column of the array, the gates of the transfer transistors for the red, green, and blue color detectors are coupled together to a third row-select line, in each column j of the array, the transfer transistor for the red color detector is coupled between the first color detector and a column line for a column (j−1), the transfer transistor for the green color detector is coupled between the second color detector and a column line for the column j, and the transfer transistor for the blue color detector is coupled between the third color detector and a column line for a column (j+1), the method comprising: for row i activating then deactivating the second row-select line; for every row (i+n8), where n is an integer, activating then deactivating the second row-select line; and activating then deactivating the third row-select line.
Description
BRIEF DESCRIPTION OF THE DRAWING FIGURES
(1) The invention will be explained in more detail in the following with reference to embodiments and to the drawing in which are shown:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
DETAILED DESCRIPTION
(21) Persons of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons.
(22) Referring now to
(23) The first row i (82) includes five columns of 3-color pixel sensors, 86r, 86g, and 86b forming a first 3-color pixel sensor in column 0 (C0), 88r, 88g, and 88b forming a second 3-color pixel sensor, 90r in column 1 (C1), 90g, and 90b forming a third 3-color pixel sensor in column 2 (C2), 92r, 92g, 92b forming a fourth 3-color pixel sensor in column 3 (C3), and 94r, 94g, and 94b forming a fifth 3-color pixel sensor in column 4 (C4) Similarly, the second row i+1 (84) includes five 3-color pixel sensors, 96r, 96g, and 96b forming a first 3-color pixel sensor in column 0 (C0), 98r, 98g, and 98b forming a second 3-color pixel sensor in column 1 (C1), 100r, 100g, and 100b forming a third 3-color pixel sensor in column 2 (C2), 102r, 102g, 102b forming a fourth 3-color pixel sensor in column 3 (C3), and 104r, 104g, and 104b forming a fifth 3-color pixel sensor in column 4 (C4).
(24) Each row in the array has three transfer gate lines associated with it. The three transfer gate lines for row 82 (ROW i) are identified by reference numerals 106 (TG0), 108 (TG1), and 110 (TG2), respectively. The three transfer gate lines for row 84 (ROW i+1) are identified by reference numerals 112 (TG0), 114 (TG1), and 116 (TG2), respectively.
(25) Each column in the array has a column output line associated with it. The column output line for column C0 is identified by reference numeral 118. The column output line for column C1 is identified by reference numeral 120. The column output line for column C2 is identified by reference numeral 122. The column output line for column C3 is identified by reference numeral 124. The column output line for column C4 is identified by reference numeral 126.
(26) Each individual color pixel sensor in the array is connected to a column output line of the column with which it is associated through a transfer transistor. Each transfer transistor will be identified by a reference numeral that identifies its pixel followed by a suffix “t” and color identifier “r” for red, “g” for green, or “b” for blue. As an example, the transfer transistor for the red pixel sensor in ROW i, C0 is identified as 86tr. The transfer transistors have their gates connected to one of the transfer gate lines 106, 108, 110, 112, 114, and 116 for activation in accordance with the wiring architectures disclosed herein.
(27) According to the aspect of the present invention depicted in
(28) In the second row 84 of the adjacent pair of rows, all of the pixel sensors of the first color 96r, 98r, 100r, and 102r (e.g., red) are connected to the first transfer gate line TG0 112 of that row. The pixel sensors of the second color (e.g., green) and the third color (e.g., blue) are alternately connected to second and third ones of the transfer gate lines 114 and 116 of that row. For example, all pixel sensors of the second color (e.g., green) 96g, 100g and 104g in odd columns (C0, C2 and, C4, reference numerals 118, 122, and 124, respectively) and all pixel sensors of the third color (e.g., blue) 98b and 102b in even columns (C1 and C3, reference numerals 120, and 124, respectively) are connected to the second one TG1 114 of the transfer gate lines of that row and all pixel sensors of the third color (e.g., blue) 96b, 100b, and 104b in odd columns (C0, C2, and C4, reference numerals 118, 122, and 126, respectively) and all pixel sensors of the second color (e.g., green) 98g and 102g in even columns (C1 and C3, reference numerals 116, and 120, respectively) are connected to the third one TG2 116 of the transfer gate lines of that row.
(29) The rows 82 and 84 are each shown for illustration purposes as having five vertical three-color pixel sensors but persons of ordinary skill in the art will appreciate that actual image sensors fabricated in accordance with the present invention may have an arbitrary number of rows and columns of pixel sensors. Persons of ordinary skill in the art will appreciate that the pattern of connections from the color pixel sensors to the transfer gate lines repeats in two-column groups. Thus, in
(30) Similarly, in
(31) As can be seen from
(32) As shown in the table of
(33) TABLE-US-00001 Column Position 0 1 2 3 4 5 6 7 Row i TG0 R G R G R G R G Row i TG1 G R G R G R G R Row i TG2 B B B B B B B B Row (i + 1) TG0 R R R R R R R R Row (i + 1) TG1 G B G B G B G B Row (i + 1) TG2 B G B G B G B G
(34) If the readout time per row is t, then the total readout time for all three colors of each of the pixels in the two rows 82 and 84 for a still shot is 6t. This is exactly the same performance obtained by wiring the row transfer gate lines in accordance with prior-art practice.
(35) To perform a video readout in a mosaic format, the first transfer gate 106 for row i 82 and the second transfer gate 114 for row (i+1) are activated and the colors read out across the columns are as follows and continues across the entire row:
(36) TABLE-US-00002 Column Position 0 1 2 3 4 5 6 7 Row i TG0 R G R G R G R G Row (i + 1) TG1 G B G B G B G B Row (i + 8) TG0 R G R G R G R G Row (i + 9) TG1 G B G B G B G B
(37) As can be seen from the above table, this pattern is repeated every eight rows, in this example skipping rows (i+1) through (i+7) for transfer gate TG0 and skipping rows (i+2) through (i+8) for transfer gate TG1. The next rows to be read are (i+8) and (i+9). The next rows to be read in the same manner are rows (i+16) and (i+17), skipping rows (i+10) through (i+15).
(38) Persons of ordinary skill in the art will recognize this color readout to be the same as the color readout of the Bayer pattern mosaic sensor of
(39) Vertical color sensors such as the Foveon X3® having a single column readout line common to all three colors in the pixel have the ability to read out just one color channel per pass, with the color information sampled at each pixel location. A mosaic-filtered sensor (such as a Bayer pattern sensor) reads out 2 colors per pass, but it cannot sample the same color in each location. The aspect of the present invention described with reference to the readout wiring and operating modes illustrated in
(40) An alternate video readout of the array shown in
(41) TABLE-US-00003 Column Position 0 1 2 3 Row i TG0 R G R G Row (i + 5) TG2 B G B G Row (i + 10) TG0 R G R G Row (i + 15) TG2 B G B G
(42) This readout takes 208/5 (3.2t) and is thus quicker than the mosaic readout at 4t at the cost of more aliasing.
(43) Referring now to
(44) As may be seen from an examination of
(45) Row 82 has three transfer gate lines TG0, TG1, and TG2. The three transfer gate lines for row 82 are identified, respectively, by reference numerals 106, 108, and 110, respectively.
(46) Each column in the array has a column output line. The column output line for column C0 is identified by reference numeral 118. The column output line for column C1 is identified by reference numeral 120. The column output line for column C2 is identified by reference numeral 122. The column output line for column C3 is identified by reference numeral 124. The column output line for column C4 is identified by reference numeral 126. The column output line for column C5 is identified by reference numeral 128.
(47) Each individual color pixel sensor is connected to a column output line of the column with which it is associated through a transfer transistor. As in the embodiment shown in
(48) Red pixel 86r is not coupled to any column line as indicated by the designation xxx in the table of
(49) Green pixel 86g is coupled to column output line C0 118 by transfer transistor 86tg having its gate connected to row line TG0 106. Blue pixel 86b is coupled to column output line C1 120 by transfer transistor 86tb having its gate connected to row line TG0 106.
(50) Red pixel 88r (R1) is coupled to column output line C0 118 by transfer transistor 88tr having its gate connected to row line TG1 108. Green pixel 88g (G1) is coupled to column output line C1 120 by transfer transistor 88tg having its gate connected to row line TG1 108. Blue pixel 88b (B1) is coupled to column output line C2 122 by transfer transistor 88tb having its gate connected to row line TG1 108.
(51) Red pixel 90r (R2) is coupled to column output line C1 120 by transfer transistor 90tr having its gate connected to row line TG2 110. Green pixel 90g (G2) is coupled to column output line C2 122 by transfer transistor 90tg having its gate connected to row line TG2 110. Blue pixel 90b (B2) is coupled to column output line C3 124 by transfer transistor 90tb having its gate connected to row line TG2 110.
(52) Red pixel 92r (R3) is coupled to column output line C2 122 by transfer transistor 92tr having its gate connected to row line TG0 106. Green pixel 92g (G3) is coupled to column output line C3 124 by transfer transistor 92tg having its gate connected to row line TG0 106. Blue pixel 92b (B3) is coupled to column output line C4 126 by transfer transistor 92tb having its gate connected to row line TG0 106.
(53) Red pixel 94r (R4) is coupled to column output line C3 124 by transfer transistor 94tr having its gate connected to row line TG1 108. Green pixel 94g (G4) is coupled to column output line C4 126 by transfer transistor 94tg having its gate connected to row line TG1 108. Blue pixel 94b (B4) is coupled to column output line C5 128 by transfer transistor 94tb having its gate connected to row line TG1 108.
(54) Red pixel 96r (R5) is coupled to column output line C4 126 by transfer transistor 94tr having its gate connected to row line TG2 110. Green pixel 96g (G5) is coupled to column output line C5 128 by transfer transistor 96tg having its gate connected to row line TG2 110. Blue pixel 96b (B5) is coupled to a next column output line which would be C6 (not shown) by transfer transistor 96tb having its gate connected to row line TG2 110 as indicated by the designation xxx in the table of
(55) Persons of ordinary skill in the art will appreciate that, while a single row and six columns (two repeated patterns of three) are shown in
(56) As can be seen from the above description and an examination of
(57) To perform a video readout in Foveon X3 format, row line TG1 (108) of row i is activated to drive green color pixels G1, G4, and G7 from columns 1, 4, 7, . . . and also the red color pixels R1, R4, and R7 from columns 0, 3, 6, and the blue color pixels B1, B4, and B7 from columns 2, 5, 8. This is repeated for row (i+8) and every eighth row following. The readout from each row takes a time 1t. This is three times faster than the prior art shown in
(58) Persons of ordinary skill in the art will note that the green pixel is always read out from the column line associated with its column, the red pixel is always read out from the column line associated with the previous column, and the blue pixel is always read out from the column line associated with the next column. Such skilled persons will also appreciate that while in this illustrative embodiment the red pixel is shifted to the left and the blue pixel is shifted to the right, any two of the colors could be shifted left and right, respectively, while the third color remains unshifted.
(59) Referring now to
(60) As may be seen from an examination of
(61) Row 82 has three transfer gate lines TG0, TG1, and TG2. The three transfer gate lines for row 82 are identified, respectively, by reference numerals 106, 108, and 110, respectively.
(62) Each column in the array has a column output line. The column output line for column C0 is identified by reference numeral 118. The column output line for column C1 is identified by reference numeral 120. The column output line for column C2 is identified by reference numeral 122. The column output line for column C3 is identified by reference numeral 124.
(63) Each individual color pixel sensor is connected to a column output line of the column with which it is associated through a transfer transistor. As in the embodiment shown in
(64) Red pixel 86r is coupled to column output line C0 118 by transfer transistor 86tr having its gate connected to row line TG0 106. Green pixel 86g is coupled to column output line C0 118 by transfer transistor 86tg having its gate connected to row line TG1 108. Blue pixel 86b is coupled to column output line C0 118 by transfer transistor 86tb having its gate connected to row line TG2 110.
(65) Red pixel 88r is coupled to column output line C1 120 by transfer transistor 88tr having its gate connected to row line TG1 108. Green pixel 88g is coupled to column output line C1 120 by transfer transistor 88tg having its gate connected to row line TG2 110. Blue pixel 88b is coupled to column output line C1 120 by transfer transistor 88tb having its gate connected to row line TG0 106.
(66) Red pixel 90r is coupled to column output line C2 122 by transfer transistor 90tr having its gate connected to row line TG2 110. Green pixel 90g is coupled to column output line C2 122 by transfer transistor 90tg having its gate connected to row line TG0 106. Blue pixel 90b is coupled to column output line C2 122 by transfer transistor 90tb having its gate connected to row line TG1 108.
(67) Red pixel 92r is coupled to column output line C3 124 by transfer transistor 92tr having its gate connected to row line TG0 106. Green pixel 92g is coupled to column output line C3 124 by transfer transistor 92tg having its gate connected to row line TG1 108. Blue pixel 92b is coupled to column output line C3 124 by transfer transistor 92tb having its gate connected to row line TG2 110.
(68) Red pixel 94r is coupled to column output line C4 126 by transfer transistor 94tr having its gate connected to row line TG0 106. Green pixel 94g is coupled to column output line C4 126 by transfer transistor 94tg having its gate connected to row line TG1 108. Blue pixel 94b is coupled to column output line C4 126 by transfer transistor 94tb having its gate connected to row line TG2 110.
(69) The pattern of connections from the color pixel sensors to the transfer gate lines shown in
(70) As shown in the table of
(71) TABLE-US-00004 Column Position 0 1 2 3 4 5 6 7 Row i TG0 R B G R R B G R Row i TG1 G R B G G R B G Row i TG2 B G R B B G R B Row (i + 1) TG0 R B G R R B G R Row (i + 1) TG1 G R B G G R B G Row (i + 1) TG2 B G R B B G R B
(72) If the readout time per row is t, then the total readout time for a still shot for all three colors of each of the pixels in row i (82) is 6t. This is exactly the same performance obtained by wiring the row transfer gate lines in accordance with prior-art practice.
(73) To perform a video readout of this arrangement (which is neither an X3 type readout or a mosaic readout), the colors are read in the columns as follows (extended to show eight columns):
(74) TABLE-US-00005 Column Position 0 1 2 3 4 5 6 7 Row i TG0 — B G — — B G — Row i TG1 G R — — G R — Row (i + 8) TG0 — B G — — B G — Row (i + 8) TG1 G R — — G R — —
(75) This readout process takes 4t, the same as a video mosaic readout from an array having mosaic wiring. The video image from this array has better color aliasing because the pixels of different colors are closer together than they are in a mosaic array, but not as good as a normal X3 type readout.
(76) Persons of ordinary skill in the art will readily understand that permuting the colors (i.e., providing one color in each position but changing the order of the red, green, and blue) is considered to be within the scope of the present invention.
(77) Referring now to
(78) As may be seen from an examination of
(79) Row 82 has three transfer gate lines TG0, TG1, and TG2. The three transfer gate lines for row 82 are identified, respectively, by reference numerals 106, 108, and 110, respectively.
(80) Each column in the array has a column output line. The column output line for column C0 is identified by reference numeral 118. The column output line for column C1 is identified by reference numeral 120. The column output line for column C2 is identified by reference numeral 122.
(81) Each individual color pixel sensor is connected to a column output line of the column with which it is associated through a transfer transistor. As in the embodiment shown in
(82) Red pixel 86r is coupled to column output line C0 118 by transfer transistor 86tr having its gate connected to row line TG0 106. Green pixel 86g is coupled to column output line C0 118 by transfer transistor 86tg having its gate connected to row line TG1 108. Blue pixel 86b is coupled to column output line C0 118 by transfer transistor 86tb having its gate connected to row line TG2 110.
(83) Red pixel 88r is coupled to column output line C1 120 by transfer transistor 88tr having its gate connected to row line TG2 110. Green pixel 88g is coupled to column output line C1 120 by transfer transistor 88tg having its gate connected to row line TG0 106. Blue pixel 88b is coupled to column output line C1 120 by transfer transistor 88tb having its gate connected to row line TG1 108.
(84) Red pixel 90r is coupled to column output line C2 122 by transfer transistor 90tr having its gate connected to row line TG1 108. Green pixel 90g is coupled to column output line C2 122 by transfer transistor 90tg having its gate connected to row line TG2 110. Blue pixel 90b is coupled to column output line C2 122 by transfer transistor 90tb having its gate connected to row line TG0 106.
(85) As will be appreciated by persons of ordinary skill in the art, the pattern of connections from the color pixel sensors to the transfer gate lines shown in
(86) As shown in the table of
(87) TABLE-US-00006 C 0 1 2 3 4 5 Row i TG0 R G B R G B Row i TG1 G B R G B R Row i TG2 B R G B R G Row (i + 7) TG0 R G B R G B Row (i + 7) TG1 G B R G B R Row (i + 7) TG2 B R G B R G
(88) If the readout time per row is t, then the total readout time for all three colors of each of the pixels in row i (82) is 6t. This is exactly the same performance obtained by wiring the row transfer gate lines in accordance with prior-art practice.
(89) To perform a video readout of this arrangement (which is neither an X3 type readout or a mosaic readout), the colors are read in the columns as follows (extended to show six columns):
(90) TABLE-US-00007 Column Position 0 1 2 3 4 5 Row i TG0 R G B R G B Row (i + 8) TG0 R G B R G B
(91) The readout speed is 2t for two rows which is twice the speed of the mosaic readout using mosaic wiring.
(92) Persons of ordinary skill in the art will readily understand that permuting the colors (i.e., providing one color in each position but changing the order of the red, green, and blue) is considered to be within the scope of the present invention.
(93) Referring now to
(94) As may be seen from an examination of
(95) Row 82 has three transfer gate lines TG0, TG1, and TG2. The three transfer gate lines for row 82 are identified, respectively, by reference numerals 106, 108, and 110, respectively.
(96) Each column in the array has a column output line. The column output line for column C0 is identified by reference numeral 118. The column output line for column C1 is identified by reference numeral 120. The column output line for column C2 is identified by reference numeral 122. The column output line for column C3 is identified by reference numeral 124.
(97) Each individual color pixel sensor is connected to a column output line of the column with which it is associated through a transfer transistor. As in the embodiment shown in
(98) Red pixel 86r is coupled to column output line C0 118 by transfer transistor 86tr having its gate connected to row line TG0 106. Green pixel 86g is coupled to column output line C0 118 by transfer transistor 86tg having its gate connected to row line TG1 108. Blue pixel 86b is coupled to column output line C0 118 by transfer transistor 86tb having its gate connected to row line TG2 110.
(99) Red pixel 88r is coupled to column output line C1 120 by transfer transistor 88tr having its gate connected to row line TG2 110. Green pixel 88g is coupled to column output line C1 120 by transfer transistor 88tg having its gate connected to row line TG0 106. Blue pixel 88b is coupled to column output line C1 120 by transfer transistor 88tb having its gate connected to row line TG1 108.
(100) Red pixel 90r is coupled to column output line C2 122 by transfer transistor 90tr having its gate connected to row line TG1 108. Green pixel 90g is coupled to column output line C2 122 by transfer transistor 90tg having its gate connected to row line TG2 110. Blue pixel 90b is coupled to column output line C2 122 by transfer transistor 90tb having its gate connected to row line TG0 106.
(101) Red pixel 92r is coupled to column output line C3 124 by transfer transistor 92tr having its gate connected to row line TG2 110. Green pixel 92g is coupled to column output line C3 124 by transfer transistor 92tg having its gate connected to row line TG0 106. Blue pixel 92b is coupled to column output line C3 124 by transfer transistor 92tb having its gate connected to row line TG1 108.
(102) Red pixel 94r is coupled to column output line C4 126 by transfer transistor 94tr having its gate connected to row line TG0 106. Green pixel 94g is coupled to column output line C4 126 by transfer transistor 94tg having its gate connected to row line TG1 108. Blue pixel 94b is coupled to column output line C4 126 by transfer transistor 94tb having its gate connected to row line TG2 110.
(103) As will be appreciated by persons of ordinary skill in the art, the pattern of connections from the color pixel sensors to the transfer gate lines shown in
(104) As shown in the table of
(105) TABLE-US-00008 Column Position 0 1 2 3 4 5 6 7 Row i TG0 R G B G R G B G Row i TG1 G B R B G B R B Row i TG2 B R G R B R G R Row (i + 1) TG0 R G B G R G B G Row (i + 1) TG1 G B R B G B R B Row (i + 1) TG2 B R G R B R G R
(106) If the readout time per row is t, then the total readout time for all three colors of each of the pixels in row i (82) is 6t. This is exactly the same performance obtained by wiring the row transfer gate lines in accordance with prior-art practice.
(107) To perform a video readout of this arrangement (which is neither an X3 type readout or a mosaic readout), the colors are read in the columns as follows (extended to show eight columns):
(108) TABLE-US-00009 Column Position 0 1 2 3 4 5 6 7 Row i TG0 R G B G R G B G Row (i + 8) TG0 R G B G R G B G
(109) This takes 2t for 2 rows, twice the speed of a mosaic readout with mosaic wiring.
(110) Persons of ordinary skill in the art will note that the “R G B” and the “B G. R” groups are combined into one pixel at the “G” positions. This gives it more calculated pixels (one every 2 horizontal pixels) than the embodiment of
(111) The embodiment depicted in
(112) According to another embodiment of the present invention, the conventionally-wired array shown in
(113) TABLE-US-00010 Column Position 0 1 2 3 Row i TG0 R R R R Row i TG1 G G G G Row i TG2 B B B B Row (i + 1) TG0 R R R R Row (i + 1) TG1 G G G G Row (i + 1) TG2 B B B B
(114) This readout wiring architecture uses the wiring of
(115) To perform a video readout of this arrangement (which is neither an X3 type readout or a mosaic readout), the colors are read in the columns as follows:
(116) TABLE-US-00011 Column Position 0 1 2 3 Row i TG0 R R R R Row i TG1 G G G G Row (i + 8) TG1 G G G G Row (i + 8) TG2 B B B B
(117) In all of the embodiments depicted in
(118) The elements of
(119) In the prior-art configuration shown in
(120) In a non-limiting example of an actual sensor shown in
(121) Persons of ordinary skill in the art will appreciate that the principles of the present invention are easily applied to an array of multicolor vertical pixel sensors such as, but not limited to, the one shown in the example of
(122) Referring now to
(123) In pixel sensor 30a of
(124) The blue sensors 32a through 36d are shown in solid lines since they are at the surface of the pixel sensors and do not require plugs but instead have tabs designated 186a through 186d for contacting the blue sensors 32a through 36d.
(125) In pixel sensor 30a reference numerals 182a, 184a, and 188a each designate the connecting structures, respectively, from the red, green and blue sensors. As will be appreciated by persons of ordinary skill in the art, plugs (40 and 46, respectively shown in
(126) In one layout for a multi-color vertical pixel sensor array such as the one depicted in
(127) More complicated and longer routing is needed to connect transfer gate lines TG0 106 and TG1 108, respectively, through plugs to the red and green connecting structures 182b and 184b in pixel sensor 30b by requiring a longer metal line segment 196 extending from transfer gate line TG1 (reference numeral 108) to the connecting structure 182b and a similar longer metal line segment 198 extending from transfer gate line TG0 (reference numeral 106) to the connecting structure 184b. The same is true for connecting the red and green connecting structures 182d and 184d in pixel sensor 30d by requiring a longer metal line segment 210 extending from transfer gate line TG1 (reference numeral 108) to the connecting structure 182d and a similar longer metal line segment 208 extending from transfer gate line TG0 (reference numeral 106) to the connecting structure 184d.
(128) In accordance with an embodiment of the invention, a modified pixel layout simplifies the wiring to the pixel sensors. Referring now to
(129) Persons of ordinary skill in the art will observe that the arrangement of pixel sensors 30a through 30d in
(130) Referring now to
(131) Referring now to
(132) The transfer gate line TG0 106 is connected to the metal interconnect structure 182a of the red sensor 42a of pixel sensor 30a by wiring segment 190. The transfer gate line TG1 108 is connected to the metal interconnect structure 184a of the green sensor 36a of pixel sensor 30a by wiring segment 192. The transfer gate line TG2 110 is connected to the metal interconnect structure 188a of the blue sensor 32a of pixel sensor 30a by wiring segment 194. Both transfer gate line TG2 and wiring segment 194 are located on a different metallization layer than the other transfer gates and wiring segments.
(133) In pixel sensor 30b, the positions of the red and green tabs 40b and 46b are reversed from the positions of the corresponding tabs in pixel sensor 30a. The transfer gate line TG0 106 is connected to the connecting structure 184b of the green sensor 36b of pixel sensor 30b by wiring segment 240. The transfer gate line TG1 108 is connected to the connecting structure 188b of the blue sensor 32b of pixel sensor 30b by wiring segment 242. The transfer gate line TG2 110 is connected to the connecting structure 182b of the red sensor 42b of pixel sensor 30b by wiring segment 244. Wiring segment 244 is located on the same metallization layer as transfer gate line TG2 110.
(134) In pixel sensor 30c, the positions of the red and green tabs 40c and 46c are the same as the positions of the corresponding tabs in pixel sensor 30b. The transfer gate line TG0 106 is connected to the connecting structure 188c of the blue sensor 32c of pixel sensor 30c by wiring segment 246. The transfer gate line TG1 108 is connected to the connecting structure 182c of the red sensor 42c of pixel sensor 30c by wiring segment 248. The transfer gate line TG2 110 is connected to the connecting structure 184c of the green sensor 36c of pixel sensor 30c by wiring segment 250. Wiring segment 250 is located on the same metallization layer as transfer gate line TG2 110.
(135) The pixel sensor 30d in
(136) Referring now to
(137) The pattern of connections to the transfer gate lines TG0, TG1, and TG2 is different for all of pixel sensors 30a through 30d. The pattern repeats every four columns of pixels, the fifth pixel sensor in the fifth column (C4) shown in
(138) The transfer gate line TG0 106 is connected to the metal interconnect structure 182a of the red sensor 42a of pixel sensor 30a by wiring segment 190. The transfer gate line TG1 108 is connected to the metal interconnect structure 184a of the green sensor 36a of pixel sensor 30a by wiring segment 192. The transfer gate line TG2 110 is connected to the blue connecting structure 188a of the blue sensor 32a of pixel sensor 30a by wiring segment 194. The wiring segment 194 is located on the same wiring segment as transfer gate line TG2.
(139) The transfer gate line TG0 106 is connected to the connecting structure 184b of the green sensor 36b of pixel sensor 30b by wiring segment 252. The transfer gate line TG1 108 is connected to the blue connecting structure 188b of the blue sensor 32b of pixel sensor 30b by wiring segment 254. The transfer gate line TG2 110 is connected to the red connecting structure 182b of the red sensor 42b of pixel sensor 30b by wiring segment 256. The wiring segment 256 is located on the same wiring segment as transfer gate line TG2.
(140) The transfer gate line TG0 106 is connected to the blue connecting structure 188c of the blue sensor 32c of pixel sensor 30c by wiring segment 258. The transfer gate line TG1 108 is connected to the connecting structure 182c of the red sensor 42c of pixel sensor 30c by wiring segment 260. The transfer gate line TG2 110 is connected to the connecting structure 184c of the green sensor 36c of pixel sensor 30c by wiring segment 262. The wiring segment 262 is located on the same wiring segment as transfer gate line TG2.
(141) The transfer gate line TG0 106 is connected to the connecting structure 184d of the green sensor 36d of pixel sensor 30d by wiring segment 264. The transfer gate line TG1 108 is connected to the blue connecting structure 188d of the blue sensor 32c of pixel sensor 30d by wiring segment 266. The transfer gate line TG2 110 is connected to the connecting structure 182d of the red sensor 42d of pixel sensor 30d by wiring segment 268. The wiring segment 268 is located on the same wiring segment as transfer gate line TG2.
(142) While embodiments and applications of this invention have been shown and described, it would be apparent to those skilled in the art that many more modifications than mentioned above are possible without departing from the inventive concepts herein. The invention, therefore, is not to be restricted except in the spirit of the appended claims.