SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF THE SAME
20210183874 · 2021-06-17
Assignee
Inventors
- Hsin-Huang Shen (Taichung City, TW)
- Yu-Shu CHENG (Taichung City, TW)
- Yao-Ting Tsai (Taichung City, TW)
Cpc classification
H01L21/3213
ELECTRICITY
H01L29/7833
ELECTRICITY
H01L29/0653
ELECTRICITY
H01L29/42324
ELECTRICITY
H01L29/40114
ELECTRICITY
H01L29/66598
ELECTRICITY
H01L29/66545
ELECTRICITY
H10B41/42
ELECTRICITY
H01L29/7883
ELECTRICITY
International classification
H01L21/28
ELECTRICITY
H01L21/762
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/423
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A semiconductor device and a manufacturing method of the same are provided. The semiconductor device includes a substrate, a plurality of floating gates, a tunneling dielectric layer, a plurality of control gates, and an ONO layer. The floating gates are located on the substrate, and the tunneling dielectric layer is located between the substrate and each of the floating gates. The control gates are located on the floating gates, and the ONO layer is located on two sidewalls of each of the control gates and between each of the control gates and each of the floating gates.
Claims
1. A semiconductor device, comprising: a substrate; a plurality of floating gates located on the substrate; a tunneling dielectric layer located between the substrate and each of the floating gates; a plurality of control gates located on the plurality of floating gates; and an ONO layer located on two sidewalls of each of the control gates and between each of the control gates and each of the floating gates.
2. The semiconductor device of claim 1, wherein the control gates are metal gates or polysilicon gates.
3. The semiconductor device of claim 1, wherein a width of each of the floating gates is greater than a width of each of the control gates.
4. The semiconductor device of claim 1, wherein a width of each of the floating gates is equal to a sum of a width of each of the control gates and a width of the ONO layer located on the two sidewalls of each of the control gates.
5. The semiconductor device of claim 1, wherein the substrate further comprises a peripheral circuit region, and the peripheral circuit region comprises: at least one of the floating gates located on the substrate; at least one of the control gates located on the floating gates and in direct contact with the floating gates; and the ONO layer located on the two sidewalls of each of the control gates.
6. The semiconductor device of claim 5, wherein a top of the control gate of the peripheral circuit region has a groove.
7. The semiconductor device of claim 1, further comprising a pad oxide layer located on the substrate outside the tunneling dielectric layer.
8. The semiconductor device of claim 1, further comprising a silicon nitride layer having a U-shaped cross section located between adjacent floating gates.
9. A manufacturing method of a semiconductor device, comprising: depositing a pad oxide layer on a substrate; forming a first sacrificial material on the pad oxide layer; etching to remove a portion of the first sacrificial material to form a plurality of first sacrificial patterns at a portion in which a plurality of floating gates are to be formed; depositing a first inner dielectric layer on the substrate and covering the plurality of first sacrificial patterns; removing a portion of the first inner dielectric layer until a top of the plurality of first sacrificial patterns is exposed; removing the plurality of first sacrificial patterns and the pad oxide layer to form a plurality of openings exposing the substrate at a portion in which the plurality of floating gates are to be formed; forming a tunneling dielectric layer on a surface of the substrate exposed in the plurality of openings; filling a polysilicon in the plurality of openings; planarizing the polysilicon to form the plurality of floating gates on the tunneling dielectric layer; forming a hard mask layer on the first inner dielectric layer and the plurality of floating gates; forming a second sacrificial material on the hard mask layer; etching to remove a portion of the second sacrificial material to form a plurality of second sacrificial patterns at a portion in which a plurality of control gates are to be formed; depositing a second inner dielectric layer on the substrate and covering the plurality of second sacrificial patterns; removing a portion of the second inner dielectric layer until a top of the plurality of second sacrificial patterns is exposed; removing the plurality of second sacrificial patterns and the hard mask layer to form a plurality of trenches in the second inner dielectric layer and expose a surface of the plurality of floating gates; conformally depositing an ONO layer on the surface of the plurality of floating gates, an inner surface of the plurality of trenches, and a surface of the second inner dielectric layer; filling a conductive material in the plurality of trenches; and planarizing the conductive material to form the plurality of control gates in the plurality of trenches.
10. The manufacturing method of the semiconductor device of claim 9, further comprising, before the first sacrificial material is formed: depositing a silicon nitride layer on the pad oxide layer; patterning the silicon nitride layer; etching the pad oxide layer and the substrate using the patterned silicon nitride layer as an etch mask to form a plurality of isolation trenches in the substrate and define a plurality of active regions; forming a plurality of isolation structures in the plurality of isolation trenches and exposing the patterned silicon nitride layer; and removing the silicon nitride layer to form a plurality of sacrificial trenches.
11. The manufacturing method of the semiconductor device of claim 10, wherein a method of forming the first sacrificial material comprises: filling the first sacrificial material in the plurality of sacrificial trenches and exposing the isolation structures; and removing a portion of the isolation structures to expose sidewalls of the first sacrificial material.
12. The manufacturing method of the semiconductor device of claim 10, wherein a method of forming the plurality of isolation structures comprises: filling a spin-on glass (SOG) in the plurality of isolation trenches; curing; and depositing a high-density plasma (HDP) oxide on the cured SOG.
13. The manufacturing method of the semiconductor device of claim 9, wherein the conductive material is a metal or a polysilicon.
14. The manufacturing method of the semiconductor device of claim 9, further comprising, after the plurality of first sacrificial patterns are formed: performing a low-doped drain (LDD) implantation to form an LDD region in the substrate; forming spacers on sidewalls of the plurality of first sacrificial patterns; and performing a source and drain (S/D) implantation to form an S/D region in the substrate.
15. The manufacturing method of the semiconductor device of claim 9, wherein the substrate comprises a peripheral circuit region, and forming at least one of the first sacrificial patterns in the peripheral circuit region at the same time that the plurality of first sacrificial patterns are formed; forming a protective layer in the peripheral circuit region to cover the first sacrificial patterns before a portion of the first inner dielectric layer is removed; forming at least one of the second sacrificial patterns above the first sacrificial patterns in the peripheral circuit region at the same time that the plurality of second sacrificial patterns are formed; and removing the ONO layer in the peripheral circuit region and exposing a surface of the first sacrificial patterns after the ONO layer is deposited.
16. The manufacturing method of the semiconductor device of claim 9, further comprising, after the plurality of control gates are formed: depositing a third inner dielectric layer on the substrate and covering the plurality of control gates; and removing a portion of the third inner dielectric layer, the ONO layer, the second inner dielectric layer, the hard mask layer, the first inner dielectric layer, and the pad oxide layer to form contact holes between the plurality of floating gates.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
[0010]
[0011]
[0012]
[0013]
[0014]
DESCRIPTION OF THE EMBODIMENTS
[0015] The figures in the following embodiments are intended to more comprehensively describe the exemplary embodiments of the inventive concept, but the invention may still be implemented in many different forms, and the invention should not be construed as limited to the recited embodiments. In the figures, for clarity, the relative thickness and location of film layers, regions, and/or structural devices may be reduced or enlarged. Moreover, the same or similar reference numerals represent the same or similar devices and are not repeated in the following paragraphs.
[0016]
[0017] Referring to
[0018] Both the formation of the floating gates 104 and the formation of the control gates 108 may include first depositing and etching sacrificial patterns (not shown) having the same structure at a portion in which the floating gates 104 and the control gates 108 are to be formed, then forming material layers such as the U-shaped silicon nitride layer 118 and inner dielectric layers 120 and 122, then removing the sacrificial patterns to leave a space, and then forming the floating gates 104 and the control gates 108 in the space. Therefore, the floating gates 104 and the control gates 108 do not need to be defined via high-density plasma reactive-ion etching (R.I.E.), thereby avoiding plasma damage caused by high-density plasma to improve device reliability. In addition, since the control gates 108 do not need to be defined via plasma etching, metal gates may be directly formed to control the floating gates, thus facilitating forming a low-power device. However, the invention is not limited thereto, and the control gates 108 may be polysilicon gates. In the present embodiment, a width w1 of each of the floating gates 104 is greater than a width w2 of each of the control gates 108. Moreover, due to the manufacturing process, the width w1 of each of the floating gates 104 is substantially equal to the sum of the width w2 of each of the control gates 108 and a width w3 of the ONO layer 110 located on the two sidewalls 108a of each of the control gates 108 (w1=w2+2×w3).
[0019] In addition, in the semiconductor device 100, for the adhesion of the front and rear layers or process requirements, a hard mask layer 124 may be disposed between the inner dielectric layers 120 and 122, another oxide layer 126 may be disposed between the pad oxide layer 116 and the silicon nitride layer 118, and a liner oxide layer 128 may be formed between the isolation structures 114 and the substrate 102. However, the invention is not limited thereto, and the film layers may also be omitted or replaced with other materials due to design changes.
[0020] Hereinafter, a manufacturing method of a semiconductor device of the invention is described in detail, but the invention is not limited thereto. Some steps in the following embodiments may be omitted, or other steps may be added according to requirements.
[0021]
[0022] Referring first to
[0023] Then, referring to
[0024] Next, referring to
[0025] Next, referring to
[0026] Then, referring to
[0027] Next, referring to
[0028] Then, referring to
[0029] Next, referring to
[0030] Next, referring to
[0031] Then, referring to
[0032] Subsequently, referring to
[0033] Next, referring to
[0034] Then, referring to
[0035] Then, referring to
[0036] Then, referring to
[0037] Next, referring to
[0038] Next, referring to
[0039] Then, referring to
[0040] Next, referring to
[0041] Then, referring to
[0042] Next, referring to
[0043] Then, referring to
[0044] Next, referring to
[0045] Next, referring to
[0046] Next, in order to form a contact, please refer to
[0047] Based on the above, in the invention, reactive-ion etching (R.I.E.) is not used at all during the formation of the floating gates and the control gates, and therefore damage to the gates from high-density plasma may be prevented, such as charge trap in the floating gates may be significantly reduced to improve the reliability of data storage. In addition, since the control gates of the invention are formed by using deposition and planarization, metal may be directly used as the control gates to control the floating gates to facilitate the formation of a low-power consumption device.
[0048] Although the invention has been described with reference to the above embodiments, it will be apparent to one of ordinary skill in the art that modifications to the described embodiments may be made without departing from the spirit of the invention. Accordingly, the scope of the invention is defined by the attached claims not by the above detailed descriptions.