CLOCK GENERATOR CIRCUIT, CORRESPONDING DEVICE AND METHOD
20230412160 ยท 2023-12-21
Inventors
Cpc classification
H03K19/20
ELECTRICITY
H03L7/0807
ELECTRICITY
International classification
Abstract
In an embodiment, a circuit includes cascaded delay units arranged in a chain, each delay unit having an input-to-output delay time, wherein a first delay unit in the chain is configured to receive an input signal for propagating along the delay units in the chain, logic circuitry coupled to delay units in the chain, the logic circuitry configured to generate a clock signal as a logic combination of signals input to and output from the delay units in the chain and feedback circuitry configured to supply to the first delay unit in the chain a feedback signal, the feedback circuitry including a first feedback signal path from a last delay unit in the chain to the first delay unit in the chain and a second feedback signal path from an intermediate delay unit in the chain to the first delay unit in the chain, the intermediate delay unit arranged between the first delay unit in the chain and the last delay unit in the chain.
Claims
1. A circuit comprising: cascaded delay units arranged in a chain, each delay unit having an input-to-output delay time, wherein a first delay unit in the chain is configured to receive an input signal for propagating along the delay units in the chain; logic circuitry coupled to delay units in the chain, the logic circuitry configured to generate a clock signal as a logic combination of signals input to and output from the delay units in the chain; and feedback circuitry configured to supply to the first delay unit in the chain a feedback signal, the feedback circuitry comprising: a first feedback signal path from a last delay unit in the chain to the first delay unit in the chain; and a second feedback signal path from an intermediate delay unit in the chain to the first delay unit in the chain, the intermediate delay unit arranged between the first delay unit in the chain and the last delay unit in the chain.
2. The circuit of claim 1, wherein the intermediate delay unit in the chain is arranged at least approximately halfway between the first delay unit in the chain and the last delay unit in the chain.
3. The circuit of claim 2, wherein the chain has N delay units, and wherein the intermediate delay unit is located at a position in the chain that is a nearest integer of N/2 from the first delay unit.
4. The circuit of claim 1, wherein the feedback circuitry includes inversion logic in the first feedback signal path and in the second feedback signal path.
5. The circuit of claim 1, wherein each of the first feedback signal path and the second feedback signal path comprises: a first feedback branch coupled to the last delay unit in the chain, a second feedback branch coupled to the intermediate delay unit in the chain, a common feedback branch comprising a multiplexer coupled to the first feedback branch and to the second feedback branch, the multiplexer configured to supply to the first delay unit in the chain the feedback signal.
6. The circuit of claim 5, wherein the feedback signal is based on, alternately: a first feedback signal component received from the last delay unit in the chain via the first feedback branch, or a second feedback signal component received from the intermediate delay unit in the chain via the second feedback branch.
7. The circuit of claim 6, wherein the first feedback branch comprises a first AND gate configured to receive, as a first input and as a second negated input, the input signal propagated to the input and to the output of the last delay unit in the chain, wherein the second feedback branch comprises a second AND gate configured to receive, as a first input and as a second negated input, the input signal propagated to the input and to the output of the intermediate delay unit in the chain.
8. The circuit of claim 6, wherein the common feedback branch comprises a flip-flop configured to be driven by the multiplexer and configured to produce the feedback signal in response to being clocked, alternately, by the first feedback signal component received from the last delay unit in the chain via the first feedback branch and by the second feedback signal component received from the intermediate delay unit in the chain via the second feedback branch.
9. The circuit of claim 8, wherein the flip-flop is configured to receive as an input the feedback signal after logic inversion.
10. The circuit of claim 5, wherein the feedback signal is based on a first feedback signal component received from the last delay unit in the chain via the first feedback branch.
11. The circuit of claim 5, wherein the feedback signal is based on a second feedback signal component received from the intermediate delay unit in the chain via the second feedback branch.
12. The circuit of claim 1, wherein the feedback circuitry comprises an enable gate configured to facilitate and counter, respectively, forwarding the feedback signal to the first delay unit in the chain based on an enable signal.
13. The circuit of claim 1, further comprising an input gate configured to generate the input signal as a logic sum of the feedback signal with a pulsed start signal, the pulsed start signal having a duration that is a multiple of the input-to-output delay time.
14. The circuit of claim 1, wherein the logic circuitry comprises: a set of AND gates coupled to alternate ones of the delay units in the chain, wherein each AND gate in the set has a first input coupled to an input of a respective delay unit coupled thereto and a second input coupled to an inverted input of a delay unit following the respective delay unit in the chain, and an OR gate coupled to the outputs of the AND gates in the set of AND gates, the OR gate configured to generate the clock signal.
15. A device comprising: the circuit according to claim 1; and a user device coupled to the logic circuitry in the circuit to receive the clock signal therefrom.
16. A method for operating a plurality of delay units arranged in a cascaded chain, each delay unit having an input-to-output delay time, the method comprising: supplying to a first delay unit in the chain an input signal that propagates along the delay units in the chain; generating a clock signal as a logic combination of signals input to and output from delay units in the chain; and forwarding a feedback signal to the first delay unit in the chain via: a first feedback signal path from a last delay unit in the chain to the first delay unit in the chain, and a second feedback signal path from an intermediate delay unit in the chain to the first delay unit in the chain, the intermediate delay unit being arranged between the first delay unit and the last delay unit.
17. The method of claim 16, wherein the chain has N delay units, and wherein the intermediate delay unit is located at a position in the chain that is a nearest integer of N/2 from the first delay unit.
18. The method of claim 16, wherein the feedback signal is based on, alternately: a first feedback signal component received from the last delay unit in the chain via the first feedback branch, or a second feedback signal component received from the intermediate delay unit in the chain via the second feedback branch.
19. The method of claim 16, further comprising generating the input signal as a logic sum of the feedback signal with a pulsed start signal, the pulsed start signal having a duration that is a multiple of the input-to-output delay time.
20. The method of claim 16, wherein the clock signal is generated by an OR gate coupled to outputs of AND gates in a set of AND gates, wherein the set of AND gates is coupled to alternate ones of the delay units in the chain, and wherein each AND gate in the set has a first input coupled to an input of a respective delay unit coupled thereto and a second input coupled to an inverted input of a delay unit following the respective delay unit in the chain.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0017] One or more embodiments will now be described, by way of example only, with reference to the annexed figures, wherein:
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024] The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
[0025] The edges of features drawn in the figures do not necessarily indicate the termination of the extent of the feature.
[0026] Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated.
[0027] Also, throughout this description, a same designation may be used for brevity to designate: [0028] a certain node or line as well as a signal occurring at that node or line, and [0029] a certain component as well as an electrical parameter thereof (e.g., the delay provided by a delay element or line).
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
[0030] In the ensuing description, various specific details are illustrated in order to provide an in-depth understanding of various examples of embodiments according to the description. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that various aspects of the embodiments will not be obscured.
[0031] Reference to an embodiment or one embodiment in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as in an embodiment, in one embodiment, or the like, that may be present in various points of the present description do not necessarily refer exactly to one and the same embodiment. Furthermore, particular configurations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
[0032] The headings/references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
[0033]
[0034] As illustrated in the diagrams of
[0035] In order to provide a clock generator, delay cells DL in a chain as illustrated in
[0036] In certain cases, one may observe that operation of such a clock generator may be discontinued after a while.
[0037] Even without wishing to be bound to any specific theory in that respect, this phenomenon can be related to the (slightly) different delay times actually provided by each individual delay cell, mainly due to different rise and fall times Td_rise and Td_fall.
[0038] By referring to the diagrams of
[0039] Especially in the case of long delay chains (N>>1), the pulses expected to propagate along the delay arrangement may disappear after a while or can become set to a fixed value (e.g., 1).
[0040]
[0041] In the implementation illustrated in
[0042] A combinatorial logic coupled to the delay units 220 generates a clock signal CLK having a (semi)period that is a function of the delay Td.
[0043] As illustrated, the combinatorial logic comprises AND gates 222 coupled to every other delay unit 220 starting from the first to the next-to-last delay unit 220 in the chain (cascade). Each to the AND gates 222 has a first input coupled to the input (DIN, DLL1, DLL3, DLL5, and so on) of an associated delay unit 220 and a second negated input coupled to the output (DLL0, DLL2, DLL4, DLL6, and so on) of the associated delay unit 220.
[0044] The outputs of the AND gates 222 are supplied as inputs to an OR gate 224 that produces a clock signal CLK as an output.
[0045] That is, the gates 222, 224 provide logic circuitry configured to generate the local clock signal CLK as a function of input signals applied to the delay units 220 in the chain.
[0046] As illustrated in
[0047] The OR gate 224 coupled to the outputs of the AND gates thus produces the local clock signal CLK.
[0048] In the arrangement illustrated in
[0051] The output from the OR gate 226 at the input of the DLL circuit 22 is applied as the input DIN to the first delay unit 220 in the chain/cascade of delay units.
[0052] In the arrangement illustrated in
[0053] That is: Tpulse<M*Td AND Tpulse>Td.
[0054] For instance, in the example illustrated, M=8 (eight).
[0055] The signal Pulse IN/Start can be generated from a Start signal (generated in any manner known to those of skill in the art) via logic circuitry (not visible in
[0056] As long as the enable signal EN is active, the clock pulses (signal CLK) are generated continuously with a clock period 2*Td, where Td is the delay time of the delay units 220.
[0057] It was noted that, in certain cases, the risk of having an undesirably short pulse at the end of the chain may militate against proper desired operation of a DLL oscillator 22 as illustrated in
[0058] The diagrams of
[0059] It is noted that this will lead an undesired instability of the oscillation, with the risk that the clock signal CLK may end up by being stuck at 0 or 1.
[0060] In the example presented in
[0061] Like in the case of
[0062] As illustrated, each AND gate in the set has a first input coupled to the input (DIN, DLL1, DLL3, DLL5) of a respective delay unit 220 coupled thereto and a second input receiving thelogically invertedinput DLL0, DLL2, DLL4, DLL6 of the delay unit following the respective delay unit 220 in the chain. An OR gate 224 coupled to the outputs of the AND gates 222 produces the clock signal CLK.
[0063] It is otherwise noted that the logic circuitry 222, 224 used to produce the clock signal CLK is merely exemplary of one of a plurality of options that can be resorted to by those of skill in the art for that purpose: the embodiments herein are in fact primarily concerned with the feedback network used to counter undesired switch-off of the DLL loop.
[0064] In the example presented in
[0067] In the example illustrated in
[0068] In the example illustrated in
[0069] In the example illustrated in
[0072] Also, in the example illustrated in
[0075] The signals clk_set and clk_clr are fed to the inputs of a multiplexer 233 that applies alternately the signals clk_set and clk_clr to the flip-flop 230 in response to the output signal from an inverter 234 whose input is coupled to the output of the flip-flop 230, namely the feedback signal feed_sig.
[0076] As illustrated, the flip-flop 230 can be reset via a signal nReset (produced in a manner known per se to those of skilled in the art).
[0077] The example illustrated in
[0078] The role of the negated inputs to the gates 231, 232 (and also to the gates 222) in forming the signals clk_set, clk_clr (and CLK) can be notionally equated to an inverter cell placed in the delay chain to act, e.g., on the signal DLL3: that is, such an inverter is swapped to other inputs. The feedback circuitry 226, 228, 230, 231, 232, 233 discussed herein thus includes inversion logic in the first feedback signal path (negated input to the gate 231) and in the second feedback signal path (negated input to the gate 232).
[0079] To summarize: [0080] the feedback circuitry (namely 226, 228, 230, 231, 232, 233) configured to supply to the first delay unit in the chain of delay units 220 the feedback signal feed_sig, comprises: [0081] i) a first feedback signal path (through the elements 226, 228, 230, 231, 233) from the last delay unit in the chain to the first delay unit in the chain, and [0082] ii) a second feedback signal path (through the elements 226, 228, 23o, 232, 233) from an intermediate delay unit in the chain to the first delay unit in the chain.
[0083] The intermediate delay unit is arranged between the first delay unit in the chain and the last delay unit, optionally at least approximately halfway between the first delay unit in the chain and the last delay unit in the chain: an arrangement as illustrated in
[0084] For instance, with N=8, the intermediate delay unit is the 5.sup.th in the chain, with 5 being the nearest (upper) integer of N/2=4.
[0085] As illustrated in
[0086] A common feedback branch through the elements 226, 228, 230, 233 comprise the multiplexer 233 that is coupled to the first feedback branch 231 and to the second feedback branch 232.
[0087] The multiplexer 233 is configured to supply to the first delay unit in the chain (here, via the gates 228 and 226) a feedback signal feed_sig based on, alternately: [0088] a first feedback signal component, namely clk_set, received from the last delay unit in the chain via the first feedback branch (AND gate 231), or [0089] a second feedback signal component, namely clk_clr, received from the intermediate delay unit in the chain via the second feedback branch (AND gate 232).
[0090] As illustrated, the first AND gate 231 (namely the first feedback branch) and the second AND gate 232 (namely the second feedback branch) receive as a first input and as a second, negated input, respectively: [0091] the input signal DIN as propagated to the input and to the output the last delay unit in the chain, [0092] the input signal DIN propagated to the input and to the output of the intermediate delay unit in the chain.
[0093]
[0101] As illustrated in
[0102] The feedback signal feed_sig is generated starting from the signals (pulses) clk_set and clk_clr collected both at the end (clk_set) and at an intermediate position (approximately halfway) the delay line (clk_clr), thus facilitating. keeping the width of feed_sig stable.
[0103]
[0104] As exemplified in
[0105] The first path is a direct path over which the signal Start is applied directly to the first input of the AND gate 400.
[0106] The second path is a path through a set of (e.g., three) delay cells 402 and the signal Start thus delayed is applied to the second input of the AND gate 400 with logical inversion.
[0107]
[0108] The circuit as per the example illustrated in
[0109] It is fully digital and has a (very) low power consumption: the clock signal CLK can be activated only if the start pulse is set. The circuit lends itself to be calibrated, e.g., in order to compensate process, voltage, temperature (PVT) variations thus facilitating achieving an increased clock accuracy.
[0110] Without prejudice to the underlying principles, the details and the embodiments may vary, even significantly, with respect to what has been described by way of example only without departing from the scope of the embodiments.