Low noise charge pump method and apparatus
10965276 ยท 2021-03-30
Assignee
Inventors
Cpc classification
H02M3/07
ELECTRICITY
H03K3/013
ELECTRICITY
International classification
H02M3/07
ELECTRICITY
H03B5/00
ELECTRICITY
H03K3/013
ELECTRICITY
Abstract
A charge pump method and apparatus is described having various aspects. Noise injection from a charge pump to other circuits may be reduced by limiting both positive and negative clock transition rates, as well as by limiting drive currents within clock generator driver circuits, and also by increasing a control node AC impedance of certain transfer capacitor coupling switches. A single-phase clock may be used to control as many as all active switches within a charge pump, and capacitive coupling may simplify biasing and timing for clock signals controlling transfer capacitor coupling switches. Any combination of such aspects of the method or apparatus may be employed to quiet and/or simplify charge pump designs over a wide range of charge pump architectures.
Claims
1. A charge pump clock generating circuit configured to generate a clock signal for a capacitive charge pump comprising at least one transfer capacitor having an input terminal and an output terminal, and a plurality of transfer capacitor coupling switches, each coupled to the clock signal and to one of the input terminal or output terminal of a corresponding one of the at least one transfer capacitor, each transfer capacitor coupling switch being switchable between a conducting state and a non-conducting state under control of the coupled clock signal, the charge pump clock generating circuit including: (a) a ring oscillator comprising an odd number of inverting driver sections configured to output the clock signal; and (b) active limiting circuitry associated with each driver section, the active limiting circuitry including a source current limit circuit coupled between a first voltage source and the associated driver section and configured to limit the current source capability of the associated driver section, and a sink current limit circuit coupled between the associated driver section and a common reference voltage and configured to limit the current sink capability of the associated driver section, wherein the active limiting circuitry limits output transitions dv/dt of the clock signal and reduces switching speeds of substantially all of the driver sections; wherein the plurality of transfer capacitor coupling switches are controlled by the coupled clock signal so as to couple the input terminal of the corresponding transfer capacitor to a second voltage source during periodic first times, and to couple the output terminal of the corresponding transfer capacitor to a voltage output terminal during periodic second times that are not concurrent with the periodic first times, and wherein the charge pump clock generating circuit is configured such that the limited output transitions dv/dt of the clock signal create periods of time that cause all transfer capacitor coupling switches coupled to a corresponding transfer capacitor to be in the non-conducting state.
2. The invention of claim 1, wherein at least a first of the plurality of transfer capacitor coupling switches has a first gate threshold voltage and at least a second of the plurality of transfer capacitor coupling switches has a second gate threshold voltage different from the first gate threshold voltage, and wherein the clock signal during the periods of time has a voltage between the first gate threshold voltage and the second gate threshold voltage such that the at least first of the plurality of transfer capacitor coupling switches and the at least second of the plurality of transfer capacitor coupling switches are in the non-conducting state.
3. The invention of claim 1, wherein the active current limiting circuitry for each driver section includes a capacitance coupled between the output of the driver section and the common reference.
4. The invention of claim 1, wherein the charge pump clock generating circuit further includes a discrete capacitive element coupled to the output of the last driver section and configured to limit output transitions dv/dt of the clock signal.
5. The invention of claim 1, wherein the clock signal is a single-phase clock signal.
6. The invention of claim 1, wherein the ring oscillator comprises three inverting driver sections.
7. The invention of claim 1, wherein the source current limit circuit and sink current limit circuit are configured to limit the current source capability and the current sink capability to a substantially identical magnitude.
8. The invention of claim 1, wherein undesirable harmonic generation is reduced by a configuration of the source current limit circuit and of the sink current limit circuit that limits the current source capability and the current sink capability to a substantially identical magnitude.
9. The invention of claim 1, wherein the charge pump clock generating circuit is embodied within a monolithic integrated circuit.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Embodiments of the present invention will be more readily understood by reference to the following figures, in which like reference numbers and designations indicate like elements.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
DETAILED DESCRIPTION
(12) OverviewCharge Pump Configurations
(13)
(14) Many different output configurations are possible using just these four switches S1 204, S2 206, S3 212 and S4 214, together with the transfer capacitor C.sub.T 202. A first example is a voltage doubling configuration, wherein Vo1 218 is connected to V.sub.S+ 208, causing Vo1+ 216 to achieve a voltage roughly twice that of V.sub.S+ 208 (both with respect to V.sub.S 210, neglecting losses). A second example is a voltage inverting configuration, in which Vo1+ 216 is connected to V.sub.S 210, such that Vo1 will reach approximately V.sub.S (with respect to V.sub.S 210). A third example is a supply isolating configuration, in which neither Vo1+ 216 nor Vo1 218 is tied through a fixed voltage connection to a source voltage connection. Rather, the input lines may be isolated from the output insofar as is permitted by the isolation capability of the switches S1 204 and S3 212, and of the switches S2 206 and S4 214.
(15) The skilled person will understand certain features without a need for explicit details. For example, because the transfer capacitor C.sub.T 202 must be disconnected from the output while connecting to the input, maintaining a reasonably constant voltage on the output generally requires a storage device. Such storage device typically comprises a filter capacitor, which is not shown in
(16) Additional output connection switches, such as S5 220 and S6 222, may enable a charge pump to provide other voltages, multiplexing the use of a single transfer or fly capacitor C.sub.T 202. For example, charge and discharge cycles may alternate without overlapping. C.sub.T may be charged to V.sub.S during each charge cycle. However, during one discharge cycle, C.sub.T may be discharged to Vo2 (Vo2+ 224 to Vo2 226), while during another discharge cycle C.sub.T is discharged to Vo1. In this manner, three voltages of roughly equal value may be createdV.sub.S, Vo1 and Vo2. The connections made between these voltages determines whether the charge pump circuit functions as a voltage tripler, or as a double-voltage inverter, an isolated 2*V.sub.S supply, two isolated outputs, etc. These principles may be extended to further output combinations.
(17) In typical implementations, each of the switches S1 204, S2 206, S3 212 and S4 214 (as well as other switches if used, such as S5 220 and S6 222) may comprise an appropriate transistor, such as a MOSFET. However, in many circumstances it is possible to substitute a simple diode for a switch, when the voltage and current flow requirements of the particular configuration of a specific charge pump circuit permit.
(18) The basic charge pump architecture illustrated in
(19) Charge Pump Noise
(20) As noted above, noise is one of the most common problems associated with charge pumps.
(21) Four ammeters are represented to illustrate paths in which noise currents may occur. From these paths, noise may be unintentionally coupled other circuits associated with the charge pump. For example, voltage noise may be coupled into other circuits through common supply connections, or via parasitic capacitive coupling, while current noise may be injected into other circuits through inductive coupling, or via a shared impedance. A source loading ammeter 342 is disposed between the source supply Vs+ 208 and the switch 304, and an output charging ammeter 344 is disposed between the switch 312 and the output filter capacitor 330. Clock generator ammeters are disposed between the clock generator 350 and its supply source, with ammeter 346 between Vs+ 208 and clock generator 350, and ammeter 348 between the clock generator 350 and Vs 210. The explanation of charge pump noise currents, which is set forth below with reference to these four ammeters, is representative in nature, and is not intended to be comprehensive.
(22) In
(23) At the end of the charging period, the switches 304 and 306 will be turned off. A change in current will register in the ammeter 342 if C.sub.T 202 is not fully charged at this time, with a di/dt slope that depends in part upon the speed with which the series combination of switches 304 and 306 is turned off. Because the first clock output 354 and the second clock output 356 are coupled to corresponding control nodes of switches 304 and 306, respectively, the outputs 354 and 356 will be driven up to a voltage greater than their threshold voltages, which will induce a nonconducting off state in these switches. To drive up the voltage of the control nodes, these clock outputs source current to drive the gate capacitance (and/or other parasitic capacitances and impedances) of the corresponding switch. The drive current will register in the ammeter 346. Due to the parasitic capacitances, a high dv/dt gate drive will typically cause a significant capacitive current spike in the corresponding ammeter 346.
(24) After the switches 304 and 306 are off, a discharge period may ensue that does not overlap the charge period. To begin the discharge period, the third clock 362 and the fourth clock 364 will raise voltages of control nodes of the switches 314 and 312, respectively, above a Vgs threshold voltage to turn each switch on to a conducting state. The resulting capacitive gate current of the switches 312 and 314 will register in the ammeter 346, with a peak value and di/dt that depend in part upon dv/dt of the clock output. In order to minimize power dissipation in the switches, the clock edges in such circuits have typically been made rather fast.
(25) As the later of switches 312 and 314 turns on, C.sub.T 202 begins discharging into Co 330 with a current that will register in the ammeter 344. At the end of the discharge clock period, the third clock output 362 and the fourth clock output 364 sink current to drive down to an off voltage, causing gate currents, to discharge the gate capacitance of the corresponding switches, that will register in ammeter 348. Finally, C.sub.T 202 is disconnected from Co 330, which may cause another current step to register in the ammeter 344 if discharging of C.sub.T 202 has not been completed.
(26) All switches remain off until the clock outputs 354 and 356 sink current from the gates of switches 304 and 306, respectively, to reduce the control node voltage of those switches to a level that is negatively greater than their Vgs thresholds, thereby causing the switches to turn on and begin the charging period. The sink current provided by the clock outputs 354 and 356 to effect this change will register in the ammeter 348. A di/dt of such current depends substantially upon a magnitude of the dv/dt at which these clock outputs transition negatively.
(27) Each high di/dt current spike described above is likely to be coupled into nearby circuitry, whether through mutual inductances, common impedances, or common connections. Reducing some or all of the identified noise sources may be desirable for circuits, such as that described with respect to
(28) Quiet Inverting Charge Pump
(29)
(30)
(31) The current source capability of the driver circuit 416 is limited through a source current limit circuit 426, which may, for example, comprise a P-channel FET 428 (W 1.5, L 2). The FET 428 may be gate-coupled to the P-gate reference 412 as a current mirror that limits current, for example, to 1 A or less. The current sink capability of the driver circuit 416 may be similarly limited by a sink current limit circuit 430, comprised for example of an N-channel FET 432 (W 1.5, L 4) coupled to the N-gate reference 414 as a current mirror (e.g. limited to 1 A). Establishing 1 A current limits in FETs 428 and 432 may require about 5 A through reference current FETs 408 and 410, due to the 1:5 size ratio of the exemplary corresponding devices. Equal magnitudes for source and sink current limits may reduce undesirable harmonic generation. Any other appropriate techniques for creating current limited drive circuits may be employed in the alternative, such as using low-conductivity FETs or resistors, etc., to restrain either or both of the source and sink drive capability of such drive circuit.
(32) Additional circuitry, shown connected by phantom lines to the P-gate and N-gate references 412 and 414, represents optional additional current-limited inverter circuits that may be coupled to the same current reference voltages 412 and 414.
(33)
(34) Output transition dv/dt of CLK output 524 of the driver circuit 506 is actively limited by the source and sink current limits 512 and 518, in conjunction with the combined distributed capacitance of each driven device, which is represented by phantom capacitor 526. A discrete capacitor may, of course, be added if appropriate. The devices that constrain dv/dt on the input node of driver circuit 506 also limit dv/dt of the CLK output 524. Series connection of the three inverting driver circuits 502, 504, and 506, creates a ring oscillator. The current-starved ring oscillator 500 is an example of a charge pump clock generating circuit that includes circuits to reduce switching speeds of substantially all driver circuits within the clock generator. The current-starved ring oscillator 500 is also an exemplary circuit for producing a charge pump clock output 524 for which dv/dt is actively limited in both negative and positive transitions. Voltage of the CLK output 524 may oscillate substantially rail-to-rail (e.g., between 0 to Vin+) with low dv/dt transitions, and may have a significantly sine-like shape.
(35)
(36) During this discharge period, the N-channel FET 608 couples one terminal of the fly capacitor 606 to a common reference (404) connection of the output supply. Concurrently, the N-channel FET 610 couples the opposite terminal of the fly capacitor 606 to the connection of the output supply (the junction of FET 610 and capacitor 614) that is opposite to the common reference connection of the output supply. The area of the device 610 is made much smaller (e.g., half as large, or lessone fourth as large in the exemplary embodiment) than the area of the device 608. The smaller size helps to reduce noise injection into the output, for example by minimizing coupling of control signals through the gate capacitance of the FET 610. For a typical FET, the device area is simply the length times the width. If other processing parameters are constant, a control node AC impedance (to conducting control signals into the switch) will vary approximately inversely with such area. However, control signal AC coupling impedance may be increased in other ways, for example by reducing the parasitic gate-body capacitance through increases in the dielectric thickness or reduction in the dielectric constant. Thus, the device 610 may be configured in various ways to have at least twice the control node AC impedance of the device 608.
(37) The voltage on storage capacitor 614 is filtered, by means of a resistor 616 and filter capacitor 618, to provide a filtered output supply voltage Vo with respect to common reference 404. The exemplary embodiment provides a quiet output but relatively low current capacity. The skilled person will readily adjust the current capacity of a circuit such as that of
(38) Each of the FETs 602, 604, 608 and 610 is an example of an actively controllable transfer capacitor coupling switch (TCCS). First, each is disposed in series to couple a node of the transfer capacitor to the source supply (for charging switches) or to the output supply (for discharging switches). Second, the conductivity of each is actively controllable, under control of a signal applied to a control node of the switch (here, the gate of the FET). Such a control node has a significant impedance to primary conducting connections (here, the source and drain connections).
(39) As shown in
(40) In the case of a FET 610, the coupling is effected by two coupling circuits connected in series to reduce voltage stresses. Thus, a capacitor 636 (e.g., 2 pf) couples the CLK 524 to an intermediate node where it is biased by a resistor 638 (e.g., 10 M) to an intermediate average voltage level (common reference voltage, in this case). From this intermediate node the charge pump clock output signal is coupled via a capacitor 624 (e.g., 2 pf) to the gate of the FET 610, and biased by a resistor 632 (e.g., 10 M) to the source voltage of the FET. The modified capacitive coupling circuit for the FET 610 provides an example of a modified circuit that differs in some regard, but functions substantially equivalently, to another. Any circuit illustrated or described herein may be replaced (as needed) by such a modified circuit, if substantially the same function is performed. Extended voltage capacity circuits, such as series or cascode-coupled transistors or the series capacitors described above, and increased current capacity circuits, such as parallel combinations of transistors, are examples of such equivalent circuits that may be employed, in place of any illustrated circuit, to satisfy particular design goals.
(41) In the exemplary circuit, N-channel switches such as FETs 608 and 610 are switched on concurrently while P-channel switches such as FETs 602 and 604 are off, and the converse is also true. The gate threshold voltage of N-channel switches is positive (e.g., conductive for Vgs>0.5V), while the gate threshold voltage of P-channel switches is negative (e.g., conductive for Vgs<0.25V). The active limitation of the dv/dt of transitions of CLK 524 therefore creates a period of time when all switches are off (i.e., the duration of the transition from [average of CLK 524 0.25] to [average of CLK 524 +0.5V]. Single-phase clock drive of a charge pump may be effected using different types of switches that have correspondingly different control voltage thresholds. However, bias voltages may need to be adjusted accordingly to avoid simultaneous conduction of devices, such as FETs 602 and 608, that are disposed in series across a supply. The circuits and devices of
(42) Each capacitive gate drive circuit shown in
Alternative Charge Pump Embodiments
(43) Charge pumps are extremely versatile, and aspects of the charge pump method and apparatus herein may be employed in virtually any charge pump configuration. Some alternative techniques are set forth below, each of which may be implemented using aspects of the method and apparatus described herein.
(44)
(45) Passive switch 704 may be an N-channel enhancement MOSFET connected drain to gate and having a low threshold voltage of about 0.5V, or may be a diode (anode to capacitor 702, cathode to ground), for example a low-voltage Schottky diode. Passive switch 706 may similarly be a diode-connected N-channel enhancement FET, or may be a discrete diode with anode to output capacitor 708, cathode to transfer capacitor 702. The dv/dt control of the drive CLK 524 effects quiet operation. However, there is some loss of efficiency and voltage output due to the non-zero forward conduction voltage of the devices 704 and 706. Thus, if CLK 524 is 3V p-p (e.g., oscillates between +3V and common), then Vo 710 may be only about 2.5V, even at light loads.
(46) Passive switches similar to devices 704 or 706 may be substituted in place of one or more active switches in many designs described herein, simplifying design but typically reducing output voltage. For example, in
(47)
(48)
(49) The circuit of
(50) In
(51) Additionally, in circuits otherwise comporting with
(52) Moreover, if Vd 910 and Va 904 are equivalent to Vin+ 402 and common reference 404 of
(53)
(54) Innumerable alternative embodiments of the charge pumps described above are possible. Any clock generator may be employed. It is desirable that the clock generator avoid introducing high di/dt noise on the supply, as can be achieved with many analog designs (for example, as shown in
CONCLUSION
(55) The foregoing description illustrates exemplary implementations, and novel features, of aspects of a charge pump method and apparatus for generating new voltages in circuits. The skilled person will understand that various omissions, substitutions, and changes in the form and details of the methods and apparatus illustrated may be made without departing from the scope of the invention. Numerous alternative implementations have been described, but it is impractical to list all embodiments explicitly. As such, each practical combination of apparatus and method alternatives that are set forth above or shown in the attached figures, and each practical combination of equivalents of such apparatus and method alternatives, constitutes a distinct alternative embodiment of the subject apparatus or methods. For example, a charge pump having a plural transfer capacitor (or stacked) architecture as shown in
(56) All variations coming within the meaning and range of equivalency of the various claim elements are embraced within the scope of the corresponding claim. Each claim set forth below is intended to encompass any system or method that differs only insubstantially from the literal language of such claim, as long as such system or method is not, in fact, an embodiment of the prior art. To this end, each described element in each claim should be construed as broadly as possible, and moreover should be understood to encompass any equivalent to such element insofar as possible without also encompassing the prior art.