LIMITING AMPLIFIER CIRCUITRY
20210075387 ยท 2021-03-11
Assignee
Inventors
Cpc classification
H03F1/02
ELECTRICITY
H03G3/3084
ELECTRICITY
H03F2200/375
ELECTRICITY
H03F2200/408
ELECTRICITY
International classification
Abstract
A limiting amplifier circuitry according to the disclosure includes: a first differential amplifier circuitry capable of adjusting, as voltage offset, a difference between direct-current voltage components of first differential signals input thereto, the first differential amplifier circuitry amplifying the first differential signals and outputting the amplified first differential signals as second differential signals; a second differential amplifier circuitry that amplifies the second differential signals with an amplification factor depending on a difference between direct-current voltage components of the second differential signals; a signal detecting circuitry that detects an amplitude of the second differential signals, determines whether or not the amplitude is larger than a threshold, and outputs a determination result; and an offset control circuitry that controls the voltage offset by using the determination result.
Claims
1. A limiting amplifier circuitry comprising: a first differential amplifier circuitry capable of adjusting, as voltage offset, a difference between direct-current voltage components of first differential signals input thereto, the first differential amplifier circuitry amplifying the first differential signals and outputting the amplified first differential signals as second differential signals; a second differential amplifier circuitry to amplify the second differential signals with an amplification factor depending on a difference between direct-current voltage components of the second differential signals; a signal detecting circuitry to detect an amplitude of the second differential signals, determine whether or not the amplitude is larger than a threshold, and output a determination result; and an offset control circuitry to control the voltage offset by using the determination result.
2. The limiting amplifier circuitry according to claim 1, wherein when the amplitude is larger than the threshold, the signal detecting circuitry outputs, as the determination result, a first value indicating that a signal is detected, and when the amplitude is equal to or smaller than the threshold, the signal detecting circuitry outputs, as the determination result, a second value indicating that no signal is detected.
3. The limiting amplifier circuitry according to claim 2, wherein an amplification factor of the second differential amplifier circuitry when the determination result is the second value is smaller than an amplification factor of the second differential amplifier circuitry when the determination result is the first value.
4. The limiting amplifier circuitry according to claim 1, wherein upon receiving a signal for resetting the determination result, the signal detecting circuitry resets the determination result.
5. The limiting amplifier circuitry according to claim 1, comprising a third differential amplifier circuitry to detect the amplitude, disposed at an upstream of the signal detecting circuitry.
6. The limiting amplifier circuitry according to claim 1, wherein the limiting amplifier circuitry is capable of switching a transmission band of a filter depending on an external rate selection signal.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0017] A limiting amplifier circuitry according to certain embodiments of the disclosure will be described in detail below with reference to the drawings.
First Embodiment
[0018]
[0019] The first differential amplifier circuitry 11 includes a signal input terminal 111, a signal input terminal 112, a signal output terminal 113, and a signal output terminal 114. An input signal Vin1 is input to the signal input terminal 111. An input signal Vin2 is input to the signal input terminal 112. The input signal Vin1 and the input signal Vin2 are also referred to as first differential signals. The signal output terminal 113 amplifies the input signal Vin1 and outputs an output signal Vout1. The signal output terminal 114 amplifies the input signal Vin2 and outputs an output signal Vout2. The output signal Vout1 and the output signal Vout2 are also referred to as second differential signals. In addition, the first differential amplifier circuitry 11 adjusts a difference between direct-current (DC) voltage components of the first differential signals as voltage offset. The second differential amplifier circuitry 12 includes a signal input terminal 121, a signal input terminal 122, a signal output terminal 123, and a signal output terminal 124. An input signal Vin3 is input to the signal input terminal 121. An input signal Vin4 is input to the signal input terminal 122. The signal output terminal 123 outputs an output signal Vout3. The signal output terminal 124 outputs an output signal Vout4. In addition, the second differential amplifier circuitry 12 amplifies the second differential signals by an amplification factor depending on the difference between DC voltage components of the second differential signals. The signal detecting circuitry 13: detects the amplitude of the second differential signals; determines whether or not the amplitude is larger than a threshold; determines that a signal is detected when the amplitude of the second differential signal larger than the threshold is detected; and outputs the determination result to the offset control circuitry 14. In addition, the signal detecting circuitry 13 determines that no signal is detected when the amplitude of the second differential signals equal to or smaller than the threshold is detected, and outputs the determination result to the offset control circuitry 14. The offset control circuitry 14 controls the voltage offset of the first differential amplifier circuitry 11 on the basis of the determination results from the signal detecting circuitry 13. In addition, the offset control circuitry 14 is designed as a digital circuitry with a very small static power consumption. The offset control circuitry 14 thus consumes less power than a typical squelch circuitry.
[0020] The signal detecting circuitry 13 and the offset control circuitry 14 according to the embodiment are implemented by processing circuitry that is electronic circuitry for carrying out respective processes.
[0021] The processing circuitry may be dedicated hardware, or may be a control circuitry including a memory and a central processing unit (CPU) that executes programs stored in the memory. Note that the memory is a nonvolatile or volatile semiconductor memory such as a random access memory (RAM), a read only memory (ROM) or a flash memory, a magnetic disk, or an optical disk, for example. In a case where the processing circuitry is a control circuitry including a CPU, the control circuitry is a control circuitry 200 having a configuration illustrated in
[0022] As illustrated in
[0023] The operation of the limiting amplifier circuitry 10 will be explained. First differential signals input to the limiting amplifier circuitry 10 are amplified by the first differential amplifier circuitry 11. The signal detecting circuitry 13 extracts the amplitude of the signals amplified by the first differential amplifier circuitry 11, and compares the amplitude of the signals with the threshold. If the amplitude of a signal is larger than the threshold as a result of the comparison, the signal detecting circuitry 13 determines that a signal is detected, and outputs a first value as a determination result. In contrast, if the amplitude of a signal is equal to or smaller than the threshold as a result of the comparison, the signal detecting circuitry 13 determines that no signal is detected, and outputs a second value as a determination result. The signal detecting circuitry 13 transmits the determination results to the offset control circuitry 14. The offset control circuitry 14, in receipt of the determination results from the signal detecting circuitry 13, controls the voltage offset between the second differential signals at the first differential amplifier circuitry 11. The outputs of the first differential amplifier circuitry 11 are amplified by the second differential amplifier circuitry 12 so that the signals with amplitudes ranging from a small value to a large value are output with a constant amplitude. Next, the operation of the limiting amplifier circuitry 10 will be explained in detail separately for a case where the determination result of the signal detecting circuit 13 is the first value and for a case where the determination result is the second value.
[0024] The case where the determination result of the signal detecting circuitry 13 is the first value will now be explained.
[0025] The case where the determination result of the signal detecting circuitry 13 is the second value will now be explained.
[0026]
[0027] The amplification factor of the first differential amplifier circuitry 11 differs little between the states in
[0028] As described above, the method of adjusting the voltage offset of the first differential amplifier circuitry 11 enables the squelch function to be achieved without provision of a squelch circuitry in the limiting amplifier circuitry 10. In addition, although the limiting amplifier circuitry 10 needs to include the offset control circuitry 14, the offset control circuitry 14 can be designed as a digital circuitry with a very small static power consumption, which does not undermine the intended purpose of suppressing increase in power consumption. While a case where the DC voltage difference between input terminals of the first differential amplifier circuitry 11, that is, between the first differential signals is adjusted has been described in the first embodiment, a DC voltage difference between the output terminals of the first differential amplifier circuitry 11, that is, between the second differential signals may alternatively be adjusted. In addition, the limiting amplifier circuitry 10 may be an amplifier capable of changing a transmission band of a filter depending on an external rate selection signal. In the case of an amplifier capable of changing a transmission band of a filter, circuitry adjustment such as switching of the threshold for signal detection to enable the change of the bandwidth is also included as a component. Note that the filter includes a high-pass filter and a low-pass filter, and is included in the limiting amplifier circuitry 10.
Second Embodiment
[0029]
[0030] As described above, in the second embodiment, the limiting amplifier circuitry 10a can have a squelch function while suppressing increase in power consumption. In addition, the limiting amplifier circuitry 10a can perform the switching operation at high speed by using the reset signal.
Third Embodiment
[0031]
[0032] As described above, in the third embodiment, the limiting amplifier circuitry 10b can have a squelch function while suppressing increase in power consumption. In addition, the limiting amplifier circuitry 10b includes the third differential amplifier circuitry 15, which enables the signal detecting circuitry 13b to stably detect a signal.
[0033] A limiting amplifier circuitry according to the disclosure produces an effect of being capable of having a squelch function while suppressing increase in power consumption.
[0034] The configurations presented in the embodiments above are examples of the disclosure, and can be combined with other known technologies or can be partly omitted or modified without departing from the scope of the disclosure.