On-chip balun
10951197 ยท 2021-03-16
Assignee
Inventors
Cpc classification
H04B1/18
ELECTRICITY
H03H11/32
ELECTRICITY
H03H7/42
ELECTRICITY
International classification
H03H11/32
ELECTRICITY
Abstract
An on-chip balun comprising a primary side, a secondary side, and an integrated notch filter.
Claims
1. An on-chip balun comprising: a primary side; a secondary side; and a notch filter, wherein the notch filter comprises a capacitance in parallel with a portion of the primary side and a capacitance in parallel with a portion of the secondary side.
2. The on-chip balun of claim 1 wherein the capacitances are arranged to be independently tunable.
3. The on-chip balun of claim 1 wherein the notch filter is tunable and wherein the notch filter comprises switches arranged to add or subtract capacitance from the notch filter.
4. The on-chip balun of claim 3 wherein the switches are arranged so that the capacitance of the notch filter may be added to or subtracted from on the fly.
5. The on-chip balun of claim 1 wherein the layout of the balun is symmetrical between primary side and secondary side.
6. The on-chip balun of claim 1 wherein the primary and secondary side comprise inductors formed by concentric tracks of the balun.
7. The on-chip balun of claim 1 wherein the primary and secondary sides are formed of a single layer of metal.
8. The on-chip balun of claim 1 wherein the primary and secondary sides are formed of a plurality of layers of metal.
9. The on-chip balun of claim 8 wherein the primary side is formed on one layer of metal of the chip and the secondary side is formed on another layer of metal of the chip.
10. A receive chain comprising a balun of claim 1.
11. An on-chip transformer comprising: a primary side; a secondary side; and a notch filter, wherein the notch filter comprises a capacitance in parallel with a portion of the primary side and a capacitance in parallel with a portion of the secondary side.
12. The on-chip transformer of claim 11 wherein the capacitances are arranged to be independently tunable.
13. The on-chip transformer of claim 11 wherein the notch filter is tunable and wherein the notch filter comprises switches arranged to add or subtract capacitance from the notch filter.
14. The on-chip transformer of claim 13 wherein the switches are arranged so that the capacitance of the notch filter may be added to or subtracted from on the fly.
15. The on-chip transformer of claim 11 wherein the layout of the transformer is symmetrical between primary side and secondary side.
16. The on-chip transformer of claim 11 wherein the primary and secondary side comprise inductors formed by concentric tracks of the transformer.
17. The on-chip transformer of claim 11 wherein the primary and secondary sides are formed of a single layer of metal.
18. The on-chip transformer of claim 11 wherein the primary and secondary sides are formed of a plurality of layers of metal.
19. The on-chip transformer of claim 18 wherein the primary side is formed on one layer of metal of the chip and the secondary side is formed on another layer of metal of the chip.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Embodiments will now be described, by way of example only, and with reference to the drawings in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8) In the figures, like elements are indicated by like reference numerals throughout.
OVERVIEW
(9) A new type of on-chip balun with integrated notch filtering is disclosed for filtering out the unwanted 3rd order LO harmonic blocker, but may also be used for the filtering of any type of blocker.
DETAILED DESCRIPTION
(10) Turning to
(11) When the balun 1 is in use, a single-end input signal 19 enters node 15 with node 16 grounded, whereby the magnetic coupling between the primary and secondary sides will provide a balanced output in the form of differential output signals 29A, 29B at nodes 25 and 26 with unwanted signal filtered out according to notch filter 14, 24 settings. Differential output signals 29A, 29B have a 180 degrees phase shift difference.
(12) For a wanted (lower) frequency of, say 750 MHz in the example below, input signal 19, capacitors 14 and 24 can be approximated to an open circuit (i.e. not part of the circuit), resulting in standard balun functionality. At the unwanted (higher) frequencies, say 2.25 GHz in the example below, primary side capacitance 14 and secondary side capacitance 24 short the inductors that they are across (12 and 22 respectively). It is this LCL arrangement that provides the notch characteristic as this causes the capacitance to resonate with their respective primary side inductors 11,13 and secondary side inductors 21, 23 forming a short-circuited path with low impedance. The short-circuiting by capacitances 14 and 24 occurs at approximately the resonance frequency:
(13) There are two notch frequencies, one for the primary side, and one for the secondary side. Both notch frequencies can be independently tuned to FREQnotch,prim and FREQnotch,sec according to:
(14)
(15) When the capacitances are tuned to different values on each of the primary and secondary sides, the notch frequency is calculated separately for the components of each side.
(16) From
(17) The structure of the balun and notch capacitors is preferably symmetrical with respect to the primary/secondary interface. This means that the two notch capacitances 14, 24 operate simultaneously, thus attenuating at the primary and at the secondary side at the same frequency. This provides efficient blocking of unwanted signals. The preferred balun comprises the same impedance on the primary and secondary sides so as to enhance the symmetric effect.
(18) By choosing the values for inductors 11,13, 21,31, notch capacitances 14,24 and notch inductors 12, 22 to suit performance required, both excellent transmission for the wanted signal, and attenuation for the unwanted blocker signals can be obtained. Trimmable capacitors may be used to obtain attenuation over a wide frequency range.
(19) Typical values for an LTE low band 1:1 balun:
(20) Inductors 11, 13, 21, 23=1 nH
(21) Inductors 12, 22=20 nH
(22) Notch capacitors 14, 24=0.3-4 pF
(23) Typical values for an LTE mid band 1:1 balun:
(24) Inductors 11, 13, 21, 23=0.5 nH
(25) Inductors 12, 22=3.5 nH
(26) Notch capacitors 14, 24=0.3-1.7 pF
(27) The three inductor balun model shown in
(28) Turning to
(29)
(30) The balun comprises i/p and o/p ports for the primary and secondary sides as shown by the nodes 15,16 for input single-ended signal 19 on the primary side and nodes 25, 25 for output differential signal 29A, 29B on the secondary side.
(31) The primary inductor 11 (of
(32) Turning to the secondary side, inductors 21 and 23 (in
(33) It is desired that the primary and secondary inductors have as high magnetic coupling as possible, and are usually located nearby, for example interdigitized as in this single layer example, or on top of each other (in a multi-layer example). Note that
(34) The small additional area that is required for the notch filters 14, 24 can be seen. In general, the higher the frequency of the unwanted signal, the smaller the notch capacitors need to be, that is to say that the additional area required is approximately inversely proportional with the frequency of the unwanted signal. The desired notch-filtering will add only a small percentage increase of the total notch-balun area, and this percentage would be even lower for higher frequencies. The notch filters may be positioned anywhere appropriate on the balun and are not limited to where shown in
(35) Even though this invention is not relying on symmetry, a symmetrical structure is preferable to achieve good phase and amplitude balance between the output signals.
(36) The balun is designed with the aim of minimising on-chip (resistive) losses. This is achieved by minimising track length from the input nodes 15,16 to notch capacitor 14, and from notch capacitor 24 to output nodes 25,26. Further, it is preferable to incorporate track layouts without 90 degree turns to reduce reflections. The balun is shown as an octagon shape in
(37) In
(38)
(39)
(40) Disclosed herein is a low-loss balun and integrated filter which provides an excellent combination of balanced signals at the wanted frequency and attenuation at blocker frequencies, resulting in better immunity to unwanted blocker signals. The main purpose is to attenuate 3rd order harmonics, but the tunable notch filters are applicable to any unwanted signals and not just to harmonics. The notch filters are positioned in an on-chip balun, typically before the LNA (as the i/p of the LNA) as shown in
(41) All internal windings of the balun contribute to the magnetic coupling between primary and secondary sides. Therefore, all windings contribute to the balun functionality at the wanted frequency, and all windings also contribute to the filter functionality at the blocker frequency. A symmetrical layout provides maximum coupling between primary and secondary sides and results in an efficient and balanced balun with a balanced output signal.
(42) In a PCB mounted balun, Q value is usually about 40 or 50. The Q value of an on-chip balun is usually low, but as the claimed balun is combined with an integrated notch filter, the resonance between primary and secondary can be utilised so that the resulting on-chip balun is more efficient and has a Q value that is comparable to a balun comprising external PCB mounted components.
(43) In summary, both balun and notch functionality are integrated into one single component. The resulting balun is hence a combination of: 1. Balun 2. Notch filter 3. Current source
(44) which provide the following advantages: 1. Minimized on-chip area increase 2. Improved Q-value for the notch filter 3. Simplified notch filter tuning, since the two capacitors can use the same tuning value.
(45) This disclosure provides a balun by way of a different approach to known systems, which have either notch-filter functionality with the help of a balun, or a different balun/notch-filter combination which is less effective.